pci.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright (C) 2003 Motorola Inc.
  4. * Xianghua Xiao (x.xiao@motorola.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * PCI Configuration space access support for MPC85xx PCI Bridge
  26. */
  27. #include <common.h>
  28. #include <asm/cpm_85xx.h>
  29. #include <pci.h>
  30. #if defined(CONFIG_PCI) && !defined(CONFIG_FSL_PCI_INIT)
  31. #ifndef CONFIG_SYS_PCI1_MEM_BUS
  32. #define CONFIG_SYS_PCI1_MEM_BUS CONFIG_SYS_PCI1_MEM_BASE
  33. #endif
  34. #ifndef CONFIG_SYS_PCI1_IO_BUS
  35. #define CONFIG_SYS_PCI1_IO_BUS CONFIG_SYS_PCI1_IO_BASE
  36. #endif
  37. #ifndef CONFIG_SYS_PCI2_MEM_BUS
  38. #define CONFIG_SYS_PCI2_MEM_BUS CONFIG_SYS_PCI2_MEM_BASE
  39. #endif
  40. #ifndef CONFIG_SYS_PCI2_IO_BUS
  41. #define CONFIG_SYS_PCI2_IO_BUS CONFIG_SYS_PCI2_IO_BASE
  42. #endif
  43. static struct pci_controller *pci_hose;
  44. void
  45. pci_mpc85xx_init(struct pci_controller *board_hose)
  46. {
  47. u16 reg16;
  48. u32 dev;
  49. volatile ccsr_pcix_t *pcix = (void *)(CONFIG_SYS_MPC85xx_PCIX_ADDR);
  50. #ifdef CONFIG_MPC85XX_PCI2
  51. volatile ccsr_pcix_t *pcix2 = (void *)(CONFIG_SYS_MPC85xx_PCIX2_ADDR);
  52. #endif
  53. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  54. struct pci_controller * hose;
  55. pci_hose = board_hose;
  56. hose = &pci_hose[0];
  57. hose->first_busno = 0;
  58. hose->last_busno = 0xff;
  59. pci_setup_indirect(hose,
  60. (CONFIG_SYS_IMMR+0x8000),
  61. (CONFIG_SYS_IMMR+0x8004));
  62. /*
  63. * Hose scan.
  64. */
  65. dev = PCI_BDF(hose->first_busno, 0, 0);
  66. pci_hose_read_config_word (hose, dev, PCI_COMMAND, &reg16);
  67. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  68. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  69. /*
  70. * Clear non-reserved bits in status register.
  71. */
  72. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  73. if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  74. /* PCI-X init */
  75. if (CONFIG_SYS_CLK_FREQ < 66000000)
  76. printf("PCI-X will only work at 66 MHz\n");
  77. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  78. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  79. pci_hose_write_config_word(hose, dev, PCIX_COMMAND, reg16);
  80. }
  81. pcix->potar1 = (CONFIG_SYS_PCI1_MEM_BUS >> 12) & 0x000fffff;
  82. pcix->potear1 = 0x00000000;
  83. pcix->powbar1 = (CONFIG_SYS_PCI1_MEM_PHYS >> 12) & 0x000fffff;
  84. pcix->powbear1 = 0x00000000;
  85. pcix->powar1 = (POWAR_EN | POWAR_MEM_READ |
  86. POWAR_MEM_WRITE | (__ilog2(CONFIG_SYS_PCI1_MEM_SIZE) - 1));
  87. pcix->potar2 = (CONFIG_SYS_PCI1_IO_BUS >> 12) & 0x000fffff;
  88. pcix->potear2 = 0x00000000;
  89. pcix->powbar2 = (CONFIG_SYS_PCI1_IO_PHYS >> 12) & 0x000fffff;
  90. pcix->powbear2 = 0x00000000;
  91. pcix->powar2 = (POWAR_EN | POWAR_IO_READ |
  92. POWAR_IO_WRITE | (__ilog2(CONFIG_SYS_PCI1_IO_SIZE) - 1));
  93. pcix->pitar1 = 0x00000000;
  94. pcix->piwbar1 = 0x00000000;
  95. pcix->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
  96. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
  97. pcix->powar3 = 0;
  98. pcix->powar4 = 0;
  99. pcix->piwar2 = 0;
  100. pcix->piwar3 = 0;
  101. pci_set_region(hose->regions + 0,
  102. CONFIG_SYS_PCI1_MEM_BUS,
  103. CONFIG_SYS_PCI1_MEM_PHYS,
  104. CONFIG_SYS_PCI1_MEM_SIZE,
  105. PCI_REGION_MEM);
  106. pci_set_region(hose->regions + 1,
  107. CONFIG_SYS_PCI1_IO_BUS,
  108. CONFIG_SYS_PCI1_IO_PHYS,
  109. CONFIG_SYS_PCI1_IO_SIZE,
  110. PCI_REGION_IO);
  111. hose->region_count = 2;
  112. pci_register_hose(hose);
  113. #if defined(CONFIG_MPC8555CDS) || defined(CONFIG_MPC8541CDS)
  114. /*
  115. * This is a SW workaround for an apparent HW problem
  116. * in the PCI controller on the MPC85555/41 CDS boards.
  117. * The first config cycle must be to a valid, known
  118. * device on the PCI bus in order to trick the PCI
  119. * controller state machine into a known valid state.
  120. * Without this, the first config cycle has the chance
  121. * of hanging the controller permanently, just leaving
  122. * it in a semi-working state, or leaving it working.
  123. *
  124. * Pick on the Tundra, Device 17, to get it right.
  125. */
  126. {
  127. u8 header_type;
  128. pci_hose_read_config_byte(hose,
  129. PCI_BDF(0,BRIDGE_ID,0),
  130. PCI_HEADER_TYPE,
  131. &header_type);
  132. }
  133. #endif
  134. hose->last_busno = pci_hose_scan(hose);
  135. #ifdef CONFIG_MPC85XX_PCI2
  136. hose = &pci_hose[1];
  137. hose->first_busno = pci_hose[0].last_busno + 1;
  138. hose->last_busno = 0xff;
  139. pci_setup_indirect(hose,
  140. (CONFIG_SYS_IMMR+0x9000),
  141. (CONFIG_SYS_IMMR+0x9004));
  142. dev = PCI_BDF(hose->first_busno, 0, 0);
  143. pci_hose_read_config_word (hose, dev, PCI_COMMAND, &reg16);
  144. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  145. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  146. /*
  147. * Clear non-reserved bits in status register.
  148. */
  149. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  150. pcix2->potar1 = (CONFIG_SYS_PCI2_MEM_BUS >> 12) & 0x000fffff;
  151. pcix2->potear1 = 0x00000000;
  152. pcix2->powbar1 = (CONFIG_SYS_PCI2_MEM_PHYS >> 12) & 0x000fffff;
  153. pcix2->powbear1 = 0x00000000;
  154. pcix2->powar1 = (POWAR_EN | POWAR_MEM_READ |
  155. POWAR_MEM_WRITE | (__ilog2(CONFIG_SYS_PCI2_MEM_SIZE) - 1));
  156. pcix2->potar2 = (CONFIG_SYS_PCI2_IO_BUS >> 12) & 0x000fffff;
  157. pcix2->potear2 = 0x00000000;
  158. pcix2->powbar2 = (CONFIG_SYS_PCI2_IO_PHYS >> 12) & 0x000fffff;
  159. pcix2->powbear2 = 0x00000000;
  160. pcix2->powar2 = (POWAR_EN | POWAR_IO_READ |
  161. POWAR_IO_WRITE | (__ilog2(CONFIG_SYS_PCI2_IO_SIZE) - 1));
  162. pcix2->pitar1 = 0x00000000;
  163. pcix2->piwbar1 = 0x00000000;
  164. pcix2->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
  165. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
  166. pcix2->powar3 = 0;
  167. pcix2->powar4 = 0;
  168. pcix2->piwar2 = 0;
  169. pcix2->piwar3 = 0;
  170. pci_set_region(hose->regions + 0,
  171. CONFIG_SYS_PCI2_MEM_BUS,
  172. CONFIG_SYS_PCI2_MEM_PHYS,
  173. CONFIG_SYS_PCI2_MEM_SIZE,
  174. PCI_REGION_MEM);
  175. pci_set_region(hose->regions + 1,
  176. CONFIG_SYS_PCI2_IO_BUS,
  177. CONFIG_SYS_PCI2_IO_PHYS,
  178. CONFIG_SYS_PCI2_IO_SIZE,
  179. PCI_REGION_IO);
  180. hose->region_count = 2;
  181. /*
  182. * Hose scan.
  183. */
  184. pci_register_hose(hose);
  185. hose->last_busno = pci_hose_scan(hose);
  186. #endif
  187. }
  188. #endif /* CONFIG_PCI */