icecube.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <libfdt.h>
  31. #include <netdev.h>
  32. #if defined(CONFIG_LITE5200B)
  33. #include "mt46v32m16.h"
  34. #else
  35. # if defined(CONFIG_MPC5200_DDR)
  36. # include "mt46v16m16-75.h"
  37. # else
  38. #include "mt48lc16m16a2-75.h"
  39. # endif
  40. #endif
  41. #ifdef CONFIG_LITE5200B_PM
  42. /* u-boot part of low-power mode implementation */
  43. #define SAVED_ADDR (*(void **)0x00000000)
  44. #define PSC2_4 0x02
  45. void lite5200b_wakeup(void)
  46. {
  47. unsigned char wakeup_pin;
  48. void (*linux_wakeup)(void);
  49. /* check PSC2_4, if it's down "QT" is signaling we have a wakeup
  50. * from low power mode */
  51. *(vu_char *)MPC5XXX_WU_GPIO_ENABLE = PSC2_4;
  52. __asm__ volatile ("sync");
  53. wakeup_pin = *(vu_char *)MPC5XXX_WU_GPIO_DATA_I;
  54. if (wakeup_pin & PSC2_4)
  55. return;
  56. /* acknowledge to "QT"
  57. * by holding pin at 1 for 10 uS */
  58. *(vu_char *)MPC5XXX_WU_GPIO_DIR = PSC2_4;
  59. __asm__ volatile ("sync");
  60. *(vu_char *)MPC5XXX_WU_GPIO_DATA_O = PSC2_4;
  61. __asm__ volatile ("sync");
  62. udelay(10);
  63. /* put ram out of self-refresh */
  64. *(vu_long *)MPC5XXX_SDRAM_CTRL |= 0x80000000; /* mode_en */
  65. __asm__ volatile ("sync");
  66. *(vu_long *)MPC5XXX_SDRAM_CTRL |= 0x50000000; /* cke ref_en */
  67. __asm__ volatile ("sync");
  68. *(vu_long *)MPC5XXX_SDRAM_CTRL &= ~0x80000000; /* !mode_en */
  69. __asm__ volatile ("sync");
  70. udelay(10); /* wait a bit */
  71. /* jump back to linux kernel code */
  72. linux_wakeup = SAVED_ADDR;
  73. printf("\n\nLooks like we just woke, transferring control to 0x%08lx\n",
  74. linux_wakeup);
  75. linux_wakeup();
  76. }
  77. #else
  78. #define lite5200b_wakeup()
  79. #endif
  80. #ifndef CONFIG_SYS_RAMBOOT
  81. static void sdram_start (int hi_addr)
  82. {
  83. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  84. /* unlock mode register */
  85. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  86. __asm__ volatile ("sync");
  87. /* precharge all banks */
  88. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  89. __asm__ volatile ("sync");
  90. #if SDRAM_DDR
  91. /* set mode register: extended mode */
  92. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  93. __asm__ volatile ("sync");
  94. /* set mode register: reset DLL */
  95. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  96. __asm__ volatile ("sync");
  97. #endif
  98. /* precharge all banks */
  99. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  100. __asm__ volatile ("sync");
  101. /* auto refresh */
  102. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  103. __asm__ volatile ("sync");
  104. /* set mode register */
  105. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  106. __asm__ volatile ("sync");
  107. /* normal operation */
  108. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  109. __asm__ volatile ("sync");
  110. }
  111. #endif
  112. /*
  113. * ATTENTION: Although partially referenced initdram does NOT make real use
  114. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  115. * is something else than 0x00000000.
  116. */
  117. #if defined(CONFIG_MPC5200)
  118. phys_size_t initdram (int board_type)
  119. {
  120. ulong dramsize = 0;
  121. ulong dramsize2 = 0;
  122. uint svr, pvr;
  123. #ifndef CONFIG_SYS_RAMBOOT
  124. ulong test1, test2;
  125. /* setup SDRAM chip selects */
  126. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  127. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  128. __asm__ volatile ("sync");
  129. /* setup config registers */
  130. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  131. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  132. __asm__ volatile ("sync");
  133. #if SDRAM_DDR
  134. /* set tap delay */
  135. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  136. __asm__ volatile ("sync");
  137. #endif
  138. /* find RAM size using SDRAM CS0 only */
  139. sdram_start(0);
  140. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  141. sdram_start(1);
  142. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  143. if (test1 > test2) {
  144. sdram_start(0);
  145. dramsize = test1;
  146. } else {
  147. dramsize = test2;
  148. }
  149. /* memory smaller than 1MB is impossible */
  150. if (dramsize < (1 << 20)) {
  151. dramsize = 0;
  152. }
  153. /* set SDRAM CS0 size according to the amount of RAM found */
  154. if (dramsize > 0) {
  155. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  156. } else {
  157. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  158. }
  159. /* let SDRAM CS1 start right after CS0 */
  160. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  161. /* find RAM size using SDRAM CS1 only */
  162. if (!dramsize)
  163. sdram_start(0);
  164. test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  165. if (!dramsize) {
  166. sdram_start(1);
  167. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  168. }
  169. if (test1 > test2) {
  170. sdram_start(0);
  171. dramsize2 = test1;
  172. } else {
  173. dramsize2 = test2;
  174. }
  175. /* memory smaller than 1MB is impossible */
  176. if (dramsize2 < (1 << 20)) {
  177. dramsize2 = 0;
  178. }
  179. /* set SDRAM CS1 size according to the amount of RAM found */
  180. if (dramsize2 > 0) {
  181. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  182. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  183. } else {
  184. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  185. }
  186. #else /* CONFIG_SYS_RAMBOOT */
  187. /* retrieve size of memory connected to SDRAM CS0 */
  188. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  189. if (dramsize >= 0x13) {
  190. dramsize = (1 << (dramsize - 0x13)) << 20;
  191. } else {
  192. dramsize = 0;
  193. }
  194. /* retrieve size of memory connected to SDRAM CS1 */
  195. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  196. if (dramsize2 >= 0x13) {
  197. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  198. } else {
  199. dramsize2 = 0;
  200. }
  201. #endif /* CONFIG_SYS_RAMBOOT */
  202. /*
  203. * On MPC5200B we need to set the special configuration delay in the
  204. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  205. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  206. *
  207. * "The SDelay should be written to a value of 0x00000004. It is
  208. * required to account for changes caused by normal wafer processing
  209. * parameters."
  210. */
  211. svr = get_svr();
  212. pvr = get_pvr();
  213. if ((SVR_MJREV(svr) >= 2) &&
  214. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  215. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  216. __asm__ volatile ("sync");
  217. }
  218. lite5200b_wakeup();
  219. return dramsize + dramsize2;
  220. }
  221. #elif defined(CONFIG_MGT5100)
  222. phys_size_t initdram (int board_type)
  223. {
  224. ulong dramsize = 0;
  225. #ifndef CONFIG_SYS_RAMBOOT
  226. ulong test1, test2;
  227. /* setup and enable SDRAM chip selects */
  228. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  229. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  230. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  231. __asm__ volatile ("sync");
  232. /* setup config registers */
  233. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  234. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  235. /* address select register */
  236. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  237. __asm__ volatile ("sync");
  238. /* find RAM size */
  239. sdram_start(0);
  240. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  241. sdram_start(1);
  242. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  243. if (test1 > test2) {
  244. sdram_start(0);
  245. dramsize = test1;
  246. } else {
  247. dramsize = test2;
  248. }
  249. /* set SDRAM end address according to size */
  250. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  251. #else /* CONFIG_SYS_RAMBOOT */
  252. /* Retrieve amount of SDRAM available */
  253. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  254. #endif /* CONFIG_SYS_RAMBOOT */
  255. return dramsize;
  256. }
  257. #else
  258. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  259. #endif
  260. int checkboard (void)
  261. {
  262. #if defined (CONFIG_LITE5200B)
  263. puts ("Board: Freescale Lite5200B\n");
  264. #elif defined(CONFIG_MPC5200)
  265. puts ("Board: Motorola MPC5200 (IceCube)\n");
  266. #elif defined(CONFIG_MGT5100)
  267. puts ("Board: Motorola MGT5100 (IceCube)\n");
  268. #endif
  269. return 0;
  270. }
  271. void flash_preinit(void)
  272. {
  273. /*
  274. * Now, when we are in RAM, enable flash write
  275. * access for detection process.
  276. * Note that CS_BOOT cannot be cleared when
  277. * executing in flash.
  278. */
  279. #if defined(CONFIG_MGT5100)
  280. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  281. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  282. #endif
  283. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  284. }
  285. void flash_afterinit(ulong size)
  286. {
  287. if (size == 0x800000) { /* adjust mapping */
  288. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  289. START_REG(CONFIG_SYS_BOOTCS_START | size);
  290. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  291. STOP_REG(CONFIG_SYS_BOOTCS_START | size, size);
  292. }
  293. }
  294. #ifdef CONFIG_PCI
  295. static struct pci_controller hose;
  296. extern void pci_mpc5xxx_init(struct pci_controller *);
  297. void pci_init_board(void)
  298. {
  299. pci_mpc5xxx_init(&hose);
  300. }
  301. #endif
  302. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  303. void init_ide_reset (void)
  304. {
  305. debug ("init_ide_reset\n");
  306. /* Configure PSC1_4 as GPIO output for ATA reset */
  307. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  308. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  309. /* Deassert reset */
  310. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  311. }
  312. void ide_set_reset (int idereset)
  313. {
  314. debug ("ide_reset(%d)\n", idereset);
  315. if (idereset) {
  316. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  317. /* Make a delay. MPC5200 spec says 25 usec min */
  318. udelay(500000);
  319. } else {
  320. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  321. }
  322. }
  323. #endif
  324. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  325. void
  326. ft_board_setup(void *blob, bd_t *bd)
  327. {
  328. ft_cpu_setup(blob, bd);
  329. }
  330. #endif
  331. int board_eth_init(bd_t *bis)
  332. {
  333. cpu_eth_init(bis); /* Built in FEC comes first */
  334. return pci_eth_init(bis);
  335. }