ppc440.h 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958
  1. /*----------------------------------------------------------------------------+
  2. | This source code is dual-licensed. You may use it under the terms of the
  3. | GNU General Public License version 2, or under the license below.
  4. |
  5. | This source code has been made available to you by IBM on an AS-IS
  6. | basis. Anyone receiving this source is licensed under IBM
  7. | copyrights to use it in any way he or she deems fit, including
  8. | copying it, modifying it, compiling it, and redistributing it either
  9. | with or without modifications. No license under IBM patents or
  10. | patent applications is to be implied by the copyright license.
  11. |
  12. | Any user of this software should understand that IBM cannot provide
  13. | technical support for this software and will not be responsible for
  14. | any consequences resulting from the use of this software.
  15. |
  16. | Any person who transfers this source code or any derivative work
  17. | must include the IBM copyright notice, this paragraph, and the
  18. | preceding two paragraphs in the transferred software.
  19. |
  20. | COPYRIGHT I B M CORPORATION 1999
  21. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  22. +----------------------------------------------------------------------------*/
  23. /*
  24. * (C) Copyright 2006
  25. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  26. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  27. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  28. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  29. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  30. *
  31. * This program is free software; you can redistribute it and/or
  32. * modify it under the terms of the GNU General Public License as
  33. * published by the Free Software Foundation; either version 2 of
  34. * the License, or (at your option) any later version.
  35. *
  36. * This program is distributed in the hope that it will be useful,
  37. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  38. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  39. * GNU General Public License for more details.
  40. *
  41. * You should have received a copy of the GNU General Public License
  42. * along with this program; if not, write to the Free Software
  43. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  44. * MA 02111-1307 USA
  45. */
  46. #ifndef __PPC440_H__
  47. #define __PPC440_H__
  48. #define CONFIG_SYS_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
  49. /******************************************************************************
  50. * DCRs & Related
  51. ******************************************************************************/
  52. /*-----------------------------------------------------------------------------
  53. | Clocking Controller
  54. +----------------------------------------------------------------------------*/
  55. /* values for clkcfga register - indirect addressing of these regs */
  56. #define CPR0_PLLC 0x0040
  57. #define CPR0_PLLD 0x0060
  58. #define CPR0_PRIMAD0 0x0080
  59. #define CPR0_PRIMBD0 0x00a0
  60. #define CPR0_OPBD0 0x00c0
  61. #define CPR0_PERD 0x00e0
  62. #define CPR0_MALD 0x0100
  63. #define CPR0_SPCID 0x0120
  64. #define CPR0_ICFG 0x0140
  65. /* 440EPX boot strap options */
  66. #define BOOT_STRAP_OPTION_A 0x00000000
  67. #define BOOT_STRAP_OPTION_B 0x00000001
  68. #define BOOT_STRAP_OPTION_D 0x00000003
  69. #define BOOT_STRAP_OPTION_E 0x00000004
  70. /* 440gx sdr register definations */
  71. #define SDR0_SDSTP0 0x0020 /* */
  72. #define SDR0_SDSTP1 0x0021 /* */
  73. #define SDR0_PINSTP 0x0040
  74. #define SDR0_SDCS0 0x0060
  75. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  76. #define SDR0_DDRCFG 0x00e0
  77. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  78. #define SDR0_EBC 0x0100
  79. #define SDR0_UART0 0x0120 /* UART0 Config */
  80. #define SDR0_UART1 0x0121 /* UART1 Config */
  81. #define SDR0_UART2 0x0122 /* UART2 Config */
  82. #define SDR0_UART3 0x0123 /* UART3 Config */
  83. #define SDR0_CP440 0x0180
  84. #define SDR0_XCR 0x01c0
  85. #define SDR0_XPLLC 0x01c1
  86. #define SDR0_XPLLD 0x01c2
  87. #define SDR0_SRST 0x0200
  88. #define SD0_AMP0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  89. #define SD0_AMP1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  90. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  91. #define SDR0_PCI0 0x01c0
  92. #else
  93. #define SDR0_PCI0 0x0300
  94. #endif
  95. #define SDR0_USB0 0x0320
  96. #define SDR0_CUST0 0x4000
  97. #define SDR0_CUST1 0x4002
  98. #define SDR0_PFC0 0x4100 /* Pin Function 0 */
  99. #define SDR0_PFC1 0x4101 /* Pin Function 1 */
  100. #define SDR0_MFR 0x4300 /* SDR0_MFR reg */
  101. #if defined(CONFIG_440GX)
  102. #define SD0_AMP 0x0240
  103. #define SDR0_XPLLC 0x01c1
  104. #define SDR0_XPLLD 0x01c2
  105. #define SDR0_XCR 0x01c0
  106. #define SDR0_SDSTP2 0x4001
  107. #define SDR0_SDSTP3 0x4003
  108. #endif /* CONFIG_440GX */
  109. /*----------------------------------------------------------------------------+
  110. | Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
  111. +----------------------------------------------------------------------------*/
  112. #define CCR0_PRE 0x40000000
  113. #define CCR0_CRPE 0x08000000
  114. #define CCR0_DSTG 0x00200000
  115. #define CCR0_DAPUIB 0x00100000
  116. #define CCR0_DTB 0x00008000
  117. #define CCR0_GICBT 0x00004000
  118. #define CCR0_GDCBT 0x00002000
  119. #define CCR0_FLSTA 0x00000100
  120. #define CCR0_ICSLC_MASK 0x0000000C
  121. #define CCR0_ICSLT_MASK 0x00000003
  122. #define CCR1_TCS_MASK 0x00000080
  123. #define CCR1_TCS_INTCLK 0x00000000
  124. #define CCR1_TCS_EXTCLK 0x00000080
  125. #define MMUCR_SWOA 0x01000000
  126. #define MMUCR_U1TE 0x00400000
  127. #define MMUCR_U2SWOAE 0x00200000
  128. #define MMUCR_DULXE 0x00800000
  129. #define MMUCR_IULXE 0x00400000
  130. #define MMUCR_STS 0x00100000
  131. #define MMUCR_STID_MASK 0x000000FF
  132. #ifdef CONFIG_440SPE
  133. #undef SDR0_SDSTP2
  134. #define SDR0_SDSTP2 0x0022
  135. #undef SDR0_SDSTP3
  136. #define SDR0_SDSTP3 0x0023
  137. #define SDR0_DDR0 0x00E1
  138. #define SDR0_UART2 0x0122
  139. #define SDR0_XCR0 0x01c0
  140. #define SDR0_XCR1 0x01c3
  141. #define SDR0_XCR2 0x01c6
  142. #define SDR0_XPLLC0 0x01c1
  143. #define SDR0_XPLLD0 0x01c2
  144. #define SDR0_XPLLC1 0x01c4 /* notRCW - SG */
  145. #define SDR0_XPLLD1 0x01c5 /* notRCW - SG */
  146. #define SDR0_XPLLC2 0x01c7 /* notRCW - SG */
  147. #define SDR0_XPLLD2 0x01c8 /* dnotRCW - SG */
  148. #define SD0_AMP0 0x0240
  149. #define SD0_AMP1 0x0241
  150. #define SDR0_CUST2 0x4004
  151. #define SDR0_CUST3 0x4006
  152. #define SDR0_SDSTP4 0x4001
  153. #define SDR0_SDSTP5 0x4003
  154. #define SDR0_SDSTP6 0x4005
  155. #define SDR0_SDSTP7 0x4007
  156. #endif /* CONFIG_440SPE */
  157. /*-----------------------------------------------------------------------------
  158. | External Bus Controller
  159. +----------------------------------------------------------------------------*/
  160. /* values for EBC0_CFGADDR register - indirect addressing of these regs */
  161. #define PB0CR 0x00 /* periph bank 0 config reg */
  162. #define PB1CR 0x01 /* periph bank 1 config reg */
  163. #define PB2CR 0x02 /* periph bank 2 config reg */
  164. #define PB3CR 0x03 /* periph bank 3 config reg */
  165. #define PB4CR 0x04 /* periph bank 4 config reg */
  166. #define PB5CR 0x05 /* periph bank 5 config reg */
  167. #define PB6CR 0x06 /* periph bank 6 config reg */
  168. #define PB7CR 0x07 /* periph bank 7 config reg */
  169. #define PB0AP 0x10 /* periph bank 0 access parameters */
  170. #define PB1AP 0x11 /* periph bank 1 access parameters */
  171. #define PB2AP 0x12 /* periph bank 2 access parameters */
  172. #define PB3AP 0x13 /* periph bank 3 access parameters */
  173. #define PB4AP 0x14 /* periph bank 4 access parameters */
  174. #define PB5AP 0x15 /* periph bank 5 access parameters */
  175. #define PB6AP 0x16 /* periph bank 6 access parameters */
  176. #define PB7AP 0x17 /* periph bank 7 access parameters */
  177. #define PBEAR 0x20 /* periph bus error addr reg */
  178. #define PBESR 0x21 /* periph bus error status reg */
  179. #define EBC0_CFG 0x23 /* external bus configuration reg */
  180. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  181. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  182. /* PLB3 Arbiter */
  183. #define PLB3_DCR_BASE 0x070
  184. #define PLB3_ACR (PLB3_DCR_BASE + 0x7)
  185. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  186. #define PLB4_DCR_BASE 0x080
  187. #define PLB4_ACR (PLB4_DCR_BASE + 0x1)
  188. #define PLB4_ACR_WRP (0x80000000 >> 7)
  189. /* Pin Function Control Register 1 */
  190. #define SDR0_PFC1 0x4101
  191. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  192. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  193. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  194. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  195. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  196. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  197. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  198. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  199. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  200. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  201. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  202. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  203. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold
  204. Req Selection */
  205. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  206. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  207. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
  208. Selection */
  209. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  210. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  211. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
  212. Selection */
  213. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En.
  214. Selected */
  215. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  216. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
  217. Selection */
  218. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
  219. Disable */
  220. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
  221. Enable */
  222. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor Enable
  223. Selection */
  224. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor
  225. Enable */
  226. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor
  227. Enable */
  228. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
  229. Gated In */
  230. /* USB Control Register */
  231. #define SDR0_USB0 0x0320
  232. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  233. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  234. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  235. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  236. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  237. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  238. /* Miscealleneaous Function Reg. */
  239. #define SDR0_MFR 0x4300
  240. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  241. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  242. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  243. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  244. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  245. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  246. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  247. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  248. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  249. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  250. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  251. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  252. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  253. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  254. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  255. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  256. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Ena. on both EMAC3 0-1 */
  257. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  258. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  259. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  260. #define GPT0_COMP6 0x00000098
  261. #define GPT0_COMP5 0x00000094
  262. #define GPT0_COMP4 0x00000090
  263. #define GPT0_COMP3 0x0000008C
  264. #define GPT0_COMP2 0x00000088
  265. #define GPT0_COMP1 0x00000084
  266. #define GPT0_MASK6 0x000000D8
  267. #define GPT0_MASK5 0x000000D4
  268. #define GPT0_MASK4 0x000000D0
  269. #define GPT0_MASK3 0x000000CC
  270. #define GPT0_MASK2 0x000000C8
  271. #define GPT0_MASK1 0x000000C4
  272. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  273. #define SDR0_USB2D0CR 0x0320
  274. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC
  275. Master Selection */
  276. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection*/
  277. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  278. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface
  279. Selection */
  280. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  281. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  282. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  283. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  284. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  285. /* USB2 Host Control Register */
  286. #define SDR0_USB2H0CR 0x0340
  287. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface*/
  288. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  289. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  290. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length
  291. Adjustment */
  292. /* Pin Function Control Register 1 */
  293. #define SDR0_PFC1 0x4101
  294. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  295. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  296. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  297. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select
  298. EMAC 0 */
  299. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII
  300. bridge */
  301. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII
  302. bridge */
  303. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII
  304. bridge */
  305. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII
  306. bridge */
  307. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII
  308. bridge */
  309. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII
  310. bridge */
  311. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII
  312. bridge */
  313. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  314. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  315. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  316. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  317. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  318. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  319. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  320. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  321. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  322. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req
  323. Selection */
  324. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  325. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  326. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
  327. Selection */
  328. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  329. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  330. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
  331. Selection */
  332. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  333. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  334. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
  335. Selection */
  336. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
  337. Disable */
  338. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
  339. Enable */
  340. #define SDR0_PFC1_PLB_PME_MASK 0x00001000
  341. /* PLB3/PLB4 Perf. Monitor En. Selection */
  342. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000
  343. /* PLB3 Performance Monitor Enable */
  344. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000
  345. /* PLB3 Performance Monitor Enable */
  346. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
  347. Gated In */
  348. /* Ethernet PLL Configuration Register */
  349. #define SDR0_PFC2 0x4102
  350. #define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
  351. #define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication
  352. selector */
  353. #define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
  354. #define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
  355. #define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
  356. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  357. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  358. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  359. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  360. #define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
  361. #define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
  362. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  363. #define SDR0_PFC4 0x4104
  364. /* USB2PHY0 Control Register */
  365. #define SDR0_USB2PHY0CR 0x4103
  366. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000
  367. /* PHY UTMI interface connection */
  368. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  369. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  370. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  371. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  372. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  373. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000
  374. /* VBus detect (Device mode only) */
  375. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000
  376. /* Pull-up resistance on D+ is disabled */
  377. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000
  378. /* Pull-up resistance on D+ is enabled */
  379. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000
  380. /* PHY UTMI data width and clock select */
  381. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  382. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  383. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  384. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  385. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000
  386. /* Loop back enabled (only test purposes) */
  387. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000
  388. /* Force XO block on during a suspend */
  389. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  390. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000
  391. /* PHY XO block is powered-off when all ports are suspended */
  392. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  393. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  394. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only
  395. for full-speed operation */
  396. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock
  397. source */
  398. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal
  399. 48M clock as a reference */
  400. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO
  401. block output as a reference */
  402. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO
  403. block*/
  404. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external
  405. clock */
  406. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock
  407. from a crystal */
  408. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  409. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq
  410. = 12 MHz */
  411. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq
  412. = 48 MHz */
  413. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq
  414. = 24 MHz */
  415. /* Miscealleneaous Function Reg. */
  416. #define SDR0_MFR 0x4300
  417. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  418. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  419. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  420. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  421. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  422. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  423. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  424. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  425. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  426. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  427. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  428. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  429. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  430. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  431. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Ena. on both EMAC3 0-1 */
  432. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  433. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  434. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  435. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  436. /* CUST1 Customer Configuration Register1 */
  437. #define SDR0_CUST1 0x4002
  438. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  439. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  440. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  441. /* Pin Function Control Register 0 */
  442. #define SDR0_PFC0 0x4100
  443. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  444. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  445. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  446. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  447. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  448. /* Pin Function Control Register 1 */
  449. #define SDR0_PFC1 0x4101
  450. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  451. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  452. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  453. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  454. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  455. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  456. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  457. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  458. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  459. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  460. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  461. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  462. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req
  463. Selection */
  464. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  465. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  466. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
  467. Selection */
  468. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  469. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  470. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
  471. Selection */
  472. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  473. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  474. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
  475. Selection */
  476. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
  477. Disable */
  478. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
  479. Enable */
  480. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En.
  481. Selection */
  482. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor
  483. Enable */
  484. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor
  485. Enable */
  486. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
  487. Gated In */
  488. #endif /* 440EP || 440GR || 440EPX || 440GRX */
  489. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  490. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  491. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  492. /* CUST0 Customer Configuration Register0 */
  493. #define SDR0_CUST0 0x4000
  494. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  495. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  496. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  497. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  498. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  499. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  500. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  501. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  502. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  503. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  504. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  505. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  506. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  507. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  508. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  509. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  510. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  511. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  512. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  513. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  514. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  515. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  516. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  517. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  518. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  519. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  520. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  521. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /*All Chip Select Gating Enable*/
  522. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  523. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  524. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  525. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  526. #endif
  527. /*-----------------------------------------------------------------------------
  528. | On-Chip Buses
  529. +----------------------------------------------------------------------------*/
  530. /* TODO: as needed */
  531. /*-----------------------------------------------------------------------------
  532. | Clocking, Power Management and Chip Control
  533. +----------------------------------------------------------------------------*/
  534. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  535. defined(CONFIG_460SX)
  536. #define CNTRL_DCR_BASE 0x160
  537. #else
  538. #define CNTRL_DCR_BASE 0x0b0
  539. #endif
  540. #define CPC0_SYS0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  541. #define CPC0_SYS1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  542. #define CPC0_STRP0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  543. #define CPC0_STRP1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  544. #define CPC0_GPIO (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  545. #define CPC0_CR0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  546. #define CPC0_CR1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  547. /*-----------------------------------------------------------------------------
  548. | DMA
  549. +----------------------------------------------------------------------------*/
  550. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  551. #define DMA_DCR_BASE 0x200
  552. #else
  553. #define DMA_DCR_BASE 0x100
  554. #endif
  555. #define DMACR0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  556. #define DMACT0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  557. #define DMACR1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  558. #define DMACT1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  559. #define DMACR2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  560. #define DMACT2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  561. #define DMACR3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  562. #define DMASR (DMA_DCR_BASE+0x20) /* DMA status register */
  563. #define DMASGC (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  564. /*-----------------------------------------------------------------------------
  565. | Memory Access Layer
  566. +----------------------------------------------------------------------------*/
  567. #define MAL_DCR_BASE 0x180
  568. #define MAL0_CFG (MAL_DCR_BASE + 0x00) /* MAL Config reg */
  569. #define MAL0_ESR (MAL_DCR_BASE + 0x01) /* Error Status (Read/Clear) */
  570. #define MAL0_IER (MAL_DCR_BASE + 0x02) /* Interrupt enable */
  571. #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */
  572. #define MAL0_TXCARR (MAL_DCR_BASE + 0x05) /* TX Channel active (reset) */
  573. #define MAL0_TXEOBISR (MAL_DCR_BASE + 0x06) /* TX End of buffer int status*/
  574. #define MAL0_TXDEIR (MAL_DCR_BASE + 0x07) /* TX Descr. Error Int */
  575. #define MAL0_TXBADDR (MAL_DCR_BASE + 0x09) /* TX descriptor base addr*/
  576. #define MAL0_RXCASR (MAL_DCR_BASE + 0x10) /* RX Channel active (set) */
  577. #define MAL0_RXCARR (MAL_DCR_BASE + 0x11) /* RX Channel active (reset) */
  578. #define MAL0_RXEOBISR (MAL_DCR_BASE + 0x12) /* RX End of buffer int status*/
  579. #define MAL0_RXDEIR (MAL_DCR_BASE + 0x13) /* RX Descr. Error Int */
  580. #define MAL0_RXBADDR (MAL_DCR_BASE + 0x15) /* RX descriptor base addr */
  581. #define MAL0_TXCTP0R (MAL_DCR_BASE + 0x20) /* TX 0 Channel table pointer */
  582. #define MAL0_TXCTP1R (MAL_DCR_BASE + 0x21) /* TX 1 Channel table pointer */
  583. #define MAL0_TXCTP2R (MAL_DCR_BASE + 0x22) /* TX 2 Channel table pointer */
  584. #define MAL0_TXCTP3R (MAL_DCR_BASE + 0x23) /* TX 3 Channel table pointer */
  585. #define MAL0_RXCTP0R (MAL_DCR_BASE + 0x40) /* RX 0 Channel table pointer */
  586. #define MAL0_RXCTP1R (MAL_DCR_BASE + 0x41) /* RX 1 Channel table pointer */
  587. #define MAL0_RCBS0 (MAL_DCR_BASE + 0x60) /* RX 0 Channel buffer size */
  588. #define MAL0_RCBS1 (MAL_DCR_BASE + 0x61) /* RX 1 Channel buffer size */
  589. #if defined(CONFIG_440GX) || \
  590. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  591. #define MAL0_RXCTP2R (MAL_DCR_BASE + 0x42) /* RX 2 Channel table pointer */
  592. #define MAL0_RXCTP3R (MAL_DCR_BASE + 0x43) /* RX 3 Channel table pointer */
  593. #define MAL0_RXCTP8R (MAL_DCR_BASE + 0x48) /* RX 8 Channel table pointer */
  594. #define MAL0_RXCTP16R (MAL_DCR_BASE + 0x50) /* RX 16 Channel table pointer*/
  595. #define MAL0_RXCTP24R (MAL_DCR_BASE + 0x58) /* RX 24 Channel table pointer*/
  596. #define MAL0_RCBS2 (MAL_DCR_BASE + 0x62) /* RX 2 Channel buffer size */
  597. #define MAL0_RCBS3 (MAL_DCR_BASE + 0x63) /* RX 3 Channel buffer size */
  598. #define MAL0_RCBS8 (MAL_DCR_BASE + 0x68) /* RX 8 Channel buffer size */
  599. #define MAL0_RCBS16 (MAL_DCR_BASE + 0x70) /* RX 16 Channel buffer size */
  600. #define MAL0_RCBS24 (MAL_DCR_BASE + 0x78) /* RX 24 Channel buffer size */
  601. #endif /* CONFIG_440GX */
  602. /*-----------------------------------------------------------------------------+
  603. | SDR0 Bit Settings
  604. +-----------------------------------------------------------------------------*/
  605. #if defined(CONFIG_440SP)
  606. #define SDR0_DDR0 0x00E1
  607. #define SDR0_DDR0_DPLLRST 0x80000000
  608. #define SDR0_DDR0_DDRM_MASK 0x60000000
  609. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  610. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  611. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  612. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  613. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  614. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  615. #endif
  616. #if defined(CONFIG_440SPE) || defined(CONFIG_460SX)
  617. #define SDR0_CP440 0x0180
  618. #define SDR0_CP440_ERPN_MASK 0x30000000
  619. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  620. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  621. #define SDR0_CP440_ERPN_EBC 0x10000000
  622. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  623. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  624. #define SDR0_CP440_ERPN_PCI 0x20000000
  625. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  626. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  627. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  628. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  629. #define SDR0_CP440_NTO1_MASK 0x00000002
  630. #define SDR0_CP440_NTO1_NTOP 0x00000000
  631. #define SDR0_CP440_NTO1_NTO1 0x00000002
  632. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  633. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  634. #define SDR0_SDSTP0 0x0020
  635. #define SDR0_SDSTP0_ENG_MASK 0x80000000
  636. #define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
  637. #define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
  638. #define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  639. #define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  640. #define SDR0_SDSTP0_SRC_MASK 0x40000000
  641. #define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
  642. #define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
  643. #define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  644. #define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  645. #define SDR0_SDSTP0_SEL_MASK 0x38000000
  646. #define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
  647. #define SDR0_SDSTP0_SEL_CPU 0x08000000
  648. #define SDR0_SDSTP0_SEL_EBC 0x28000000
  649. #define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
  650. #define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
  651. #define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
  652. #define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
  653. #define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
  654. #define SDR0_SDSTP0_FBDV_MASK 0x0001F000
  655. #define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  656. #define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
  657. #define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
  658. #define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
  659. #define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
  660. #define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
  661. #define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
  662. #define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
  663. #define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
  664. #define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
  665. #define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
  666. #define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
  667. #define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
  668. #define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
  669. #define SDR0_SDSTP1 0x0021
  670. #define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
  671. #define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
  672. #define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
  673. #define SDR0_SDSTP1_PERDV0_MASK 0x03000000
  674. #define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  675. #define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
  676. #define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
  677. #define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
  678. #define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  679. #define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
  680. #define SDR0_SDSTP1_DDR1_MODE 0x00100000
  681. #define SDR0_SDSTP1_DDR2_MODE 0x00200000
  682. #define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
  683. #define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
  684. #define SDR0_SDSTP1_ERPN_MASK 0x00080000
  685. #define SDR0_SDSTP1_ERPN_EBC 0x00000000
  686. #define SDR0_SDSTP1_ERPN_PCI 0x00080000
  687. #define SDR0_SDSTP1_PAE_MASK 0x00040000
  688. #define SDR0_SDSTP1_PAE_DISABLE 0x00000000
  689. #define SDR0_SDSTP1_PAE_ENABLE 0x00040000
  690. #define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  691. #define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  692. #define SDR0_SDSTP1_PHCE_MASK 0x00020000
  693. #define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
  694. #define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
  695. #define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  696. #define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  697. #define SDR0_SDSTP1_PISE_MASK 0x00010000
  698. #define SDR0_SDSTP1_PISE_DISABLE 0x00000000
  699. #define SDR0_SDSTP1_PISE_ENABLE 0x00001000
  700. #define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  701. #define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  702. #define SDR0_SDSTP1_PCWE_MASK 0x00008000
  703. #define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
  704. #define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
  705. #define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  706. #define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  707. #define SDR0_SDSTP1_PPIM_MASK 0x00007800
  708. #define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  709. #define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  710. #define SDR0_SDSTP1_PR64E_MASK 0x00000400
  711. #define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
  712. #define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
  713. #define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
  714. #define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
  715. #define SDR0_SDSTP1_PXFS_MASK 0x00000300
  716. #define SDR0_SDSTP1_PXFS_100_133 0x00000000
  717. #define SDR0_SDSTP1_PXFS_66_100 0x00000100
  718. #define SDR0_SDSTP1_PXFS_50_66 0x00000200
  719. #define SDR0_SDSTP1_PXFS_0_50 0x00000300
  720. #define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  721. #define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  722. #define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
  723. #define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
  724. #define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
  725. #define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
  726. #define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
  727. #define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
  728. #define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
  729. #define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
  730. #define SDR0_SDSTP1_ETH_MASK 0x00000004
  731. #define SDR0_SDSTP1_ETH_10_100 0x00000000
  732. #define SDR0_SDSTP1_ETH_GIGA 0x00000004
  733. #define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
  734. #define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
  735. #define SDR0_SDSTP1_NTO1_MASK 0x00000001
  736. #define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
  737. #define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
  738. #define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
  739. #define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
  740. #define SDR0_SDSTP2 0x0022
  741. #define SDR0_SDSTP2_P1AE_MASK 0x80000000
  742. #define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
  743. #define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
  744. #define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  745. #define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  746. #define SDR0_SDSTP2_P1HCE_MASK 0x40000000
  747. #define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
  748. #define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
  749. #define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  750. #define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  751. #define SDR0_SDSTP2_P1ISE_MASK 0x20000000
  752. #define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
  753. #define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
  754. #define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  755. #define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  756. #define SDR0_SDSTP2_P1CWE_MASK 0x10000000
  757. #define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
  758. #define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
  759. #define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  760. #define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  761. #define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
  762. #define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  763. #define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  764. #define SDR0_SDSTP2_P1R64E_MASK 0x00800000
  765. #define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
  766. #define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
  767. #define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  768. #define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  769. #define SDR0_SDSTP2_P1XFS_MASK 0x00600000
  770. #define SDR0_SDSTP2_P1XFS_100_133 0x00000000
  771. #define SDR0_SDSTP2_P1XFS_66_100 0x00200000
  772. #define SDR0_SDSTP2_P1XFS_50_66 0x00400000
  773. #define SDR0_SDSTP2_P1XFS_0_50 0x00600000
  774. #define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  775. #define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  776. #define SDR0_SDSTP2_P2AE_MASK 0x00040000
  777. #define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
  778. #define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
  779. #define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  780. #define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  781. #define SDR0_SDSTP2_P2HCE_MASK 0x00020000
  782. #define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
  783. #define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
  784. #define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  785. #define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  786. #define SDR0_SDSTP2_P2ISE_MASK 0x00010000
  787. #define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
  788. #define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
  789. #define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  790. #define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  791. #define SDR0_SDSTP2_P2CWE_MASK 0x00008000
  792. #define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
  793. #define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
  794. #define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  795. #define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  796. #define SDR0_SDSTP2_P2PIM_MASK 0x00007800
  797. #define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  798. #define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  799. #define SDR0_SDSTP2_P2XFS_MASK 0x00000300
  800. #define SDR0_SDSTP2_P2XFS_100_133 0x00000000
  801. #define SDR0_SDSTP2_P2XFS_66_100 0x00000100
  802. #define SDR0_SDSTP2_P2XFS_50_66 0x00000200
  803. #define SDR0_SDSTP2_P2XFS_0_50 0x00000100
  804. #define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  805. #define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  806. #define SDR0_SDSTP3 0x0023
  807. #define SDR0_PINSTP 0x0040
  808. #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
  809. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0
  810. (EBC boot) */
  811. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1
  812. (PCI boot) */
  813. #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled -
  814. Addr = 0x54 */
  815. #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled -
  816. Addr = 0x50 */
  817. #define SDR0_SDCS 0x0060
  818. #define SDR0_ECID0 0x0080
  819. #define SDR0_ECID1 0x0081
  820. #define SDR0_ECID2 0x0082
  821. #define SDR0_JTAG 0x00C0
  822. #define SDR0_DDR0 0x00E1
  823. #define SDR0_DDR0_DPLLRST 0x80000000
  824. #define SDR0_DDR0_DDRM_MASK 0x60000000
  825. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  826. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  827. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  828. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  829. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  830. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  831. #define SDR0_UART0 0x0120
  832. #define SDR0_UART1 0x0121
  833. #define SDR0_UART2 0x0122
  834. #define SDR0_SLPIPE 0x0220
  835. #define SDR0_AMP0 0x0240
  836. #define SDR0_AMP0_PRIORITY 0xFFFF0000
  837. #define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
  838. #define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
  839. #define SDR0_AMP1 0x0241
  840. #define SDR0_AMP1_PRIORITY 0xFC000000
  841. #define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
  842. #define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
  843. #define SDR0_MIRQ0 0x0260
  844. #define SDR0_MIRQ1 0x0261
  845. #define SDR0_MALTBL 0x0280
  846. #define SDR0_MALRBL 0x02A0
  847. #define SDR0_MALTBS 0x02C0
  848. #define SDR0_MALRBS 0x02E0
  849. /* Reserved for Customer Use */
  850. #define SDR0_CUST0 0x4000
  851. #define SDR0_CUST0_AUTONEG_MASK 0x8000000
  852. #define SDR0_CUST0_NO_AUTONEG 0x0000000
  853. #define SDR0_CUST0_AUTONEG 0x8000000
  854. #define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
  855. #define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
  856. #define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
  857. #define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
  858. #define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
  859. #define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
  860. #define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
  861. #define SDR0_SDSTP4 0x4001
  862. #define SDR0_CUST1 0x4002
  863. #define SDR0_SDSTP5 0x4003
  864. #define SDR0_CUST2 0x4004
  865. #define SDR0_SDSTP6 0x4005
  866. #define SDR0_CUST3 0x4006
  867. #define SDR0_SDSTP7 0x4007
  868. #define SDR0_PFC0 0x4100
  869. #define SDR0_PFC0_GPIO_0 0x80000000
  870. #define SDR0_PFC0_PCIX0REQ2_N 0x00000000
  871. #define SDR0_PFC0_GPIO_1 0x40000000
  872. #define SDR0_PFC0_PCIX0REQ3_N 0x00000000
  873. #define SDR0_PFC0_GPIO_2 0x20000000
  874. #define SDR0_PFC0_PCIX0GNT2_N 0x00000000
  875. #define SDR0_PFC0_GPIO_3 0x10000000
  876. #define SDR0_PFC0_PCIX0GNT3_N 0x00000000
  877. #define SDR0_PFC0_GPIO_4 0x08000000
  878. #define SDR0_PFC0_PCIX1REQ2_N 0x00000000
  879. #define SDR0_PFC0_GPIO_5 0x04000000
  880. #define SDR0_PFC0_PCIX1REQ3_N 0x00000000
  881. #define SDR0_PFC0_GPIO_6 0x02000000
  882. #define SDR0_PFC0_PCIX1GNT2_N 0x00000000
  883. #define SDR0_PFC0_GPIO_7 0x01000000
  884. #define SDR0_PFC0_PCIX1GNT3_N 0x00000000
  885. #define SDR0_PFC0_GPIO_8 0x00800000
  886. #define SDR0_PFC0_PERREADY 0x00000000
  887. #define SDR0_PFC0_GPIO_9 0x00400000
  888. #define SDR0_PFC0_PERCS1_N 0x00000000
  889. #define SDR0_PFC0_GPIO_10 0x00200000
  890. #define SDR0_PFC0_PERCS2_N 0x00000000
  891. #define SDR0_PFC0_GPIO_11 0x00100000
  892. #define SDR0_PFC0_IRQ0 0x00000000
  893. #define SDR0_PFC0_GPIO_12 0x00080000
  894. #define SDR0_PFC0_IRQ1 0x00000000
  895. #define SDR0_PFC0_GPIO_13 0x00040000
  896. #define SDR0_PFC0_IRQ2 0x00000000
  897. #define SDR0_PFC0_GPIO_14 0x00020000
  898. #define SDR0_PFC0_IRQ3 0x00000000
  899. #define SDR0_PFC0_GPIO_15 0x00010000
  900. #define SDR0_PFC0_IRQ4 0x00000000
  901. #define SDR0_PFC0_GPIO_16 0x00008000
  902. #define SDR0_PFC0_IRQ5 0x00000000
  903. #define SDR0_PFC0_GPIO_17 0x00004000
  904. #define SDR0_PFC0_PERBE0_N 0x00000000
  905. #define SDR0_PFC0_GPIO_18 0x00002000
  906. #define SDR0_PFC0_PCI0GNT0_N 0x00000000
  907. #define SDR0_PFC0_GPIO_19 0x00001000
  908. #define SDR0_PFC0_PCI0GNT1_N 0x00000000
  909. #define SDR0_PFC0_GPIO_20 0x00000800
  910. #define SDR0_PFC0_PCI0REQ0_N 0x00000000
  911. #define SDR0_PFC0_GPIO_21 0x00000400
  912. #define SDR0_PFC0_PCI0REQ1_N 0x00000000
  913. #define SDR0_PFC0_GPIO_22 0x00000200
  914. #define SDR0_PFC0_PCI1GNT0_N 0x00000000
  915. #define SDR0_PFC0_GPIO_23 0x00000100
  916. #define SDR0_PFC0_PCI1GNT1_N 0x00000000
  917. #define SDR0_PFC0_GPIO_24 0x00000080
  918. #define SDR0_PFC0_PCI1REQ0_N 0x00000000
  919. #define SDR0_PFC0_GPIO_25 0x00000040
  920. #define SDR0_PFC0_PCI1REQ1_N 0x00000000
  921. #define SDR0_PFC0_GPIO_26 0x00000020
  922. #define SDR0_PFC0_PCI2GNT0_N 0x00000000
  923. #define SDR0_PFC0_GPIO_27 0x00000010
  924. #define SDR0_PFC0_PCI2GNT1_N 0x00000000
  925. #define SDR0_PFC0_GPIO_28 0x00000008
  926. #define SDR0_PFC0_PCI2REQ0_N 0x00000000
  927. #define SDR0_PFC0_GPIO_29 0x00000004
  928. #define SDR0_PFC0_PCI2REQ1_N 0x00000000
  929. #define SDR0_PFC0_GPIO_30 0x00000002
  930. #define SDR0_PFC0_UART1RX 0x00000000
  931. #define SDR0_PFC0_GPIO_31 0x00000001
  932. #define SDR0_PFC0_UART1TX 0x00000000
  933. #define SDR0_PFC1 0x4101
  934. #define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
  935. #define SDR0_PFC1_UART1_DSR_DTR 0x00000000
  936. #define SDR0_PFC1_UART1_CTS_RTS 0x02000000
  937. #define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
  938. #define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
  939. #define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
  940. #define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
  941. #define SDR0_PFC1_ETH_10_100 0x00000000
  942. #define SDR0_PFC1_ETH_GIGA 0x00200000
  943. #define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
  944. #define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  945. #define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
  946. #define SDR0_PFC1_CPU_NO_TRACE 0x00000000
  947. #define SDR0_PFC1_CPU_TRACE 0x00080000
  948. #define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19)
  949. /* $218C */
  950. #define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03)
  951. /* $218C */
  952. #define SDR0_MFR 0x4300
  953. #endif /* CONFIG_440SPE */
  954. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  955. /* Pin Function Control Register 0 (SDR0_PFC0) */
  956. #define SDR0_PFC0 0x4100
  957. #define SDR0_PFC0_DBG 0x00008000 /* debug enable */
  958. #define SDR0_PFC0_G49E 0x00004000 /* GPIO 49 enable */
  959. #define SDR0_PFC0_G50E 0x00002000 /* GPIO 50 enable */
  960. #define SDR0_PFC0_G51E 0x00001000 /* GPIO 51 enable */
  961. #define SDR0_PFC0_G52E 0x00000800 /* GPIO 52 enable */
  962. #define SDR0_PFC0_G53E 0x00000400 /* GPIO 53 enable */
  963. #define SDR0_PFC0_G54E 0x00000200 /* GPIO 54 enable */
  964. #define SDR0_PFC0_G55E 0x00000100 /* GPIO 55 enable */
  965. #define SDR0_PFC0_G56E 0x00000080 /* GPIO 56 enable */
  966. #define SDR0_PFC0_G57E 0x00000040 /* GPIO 57 enable */
  967. #define SDR0_PFC0_G58E 0x00000020 /* GPIO 58 enable */
  968. #define SDR0_PFC0_G59E 0x00000010 /* GPIO 59 enable */
  969. #define SDR0_PFC0_G60E 0x00000008 /* GPIO 60 enable */
  970. #define SDR0_PFC0_G61E 0x00000004 /* GPIO 61 enable */
  971. #define SDR0_PFC0_G62E 0x00000002 /* GPIO 62 enable */
  972. #define SDR0_PFC0_G63E 0x00000001 /* GPIO 63 enable */
  973. /* Pin Function Control Register 1 (SDR0_PFC1) */
  974. #define SDR0_PFC1 0x4101
  975. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  976. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  977. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  978. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  979. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  980. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  981. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  982. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins*/
  983. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins*/
  984. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  985. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  986. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  987. #define SDR0_ECID0 0x0080
  988. #define SDR0_ECID1 0x0081
  989. #define SDR0_ECID2 0x0082
  990. #define SDR0_ECID3 0x0083
  991. /* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
  992. #define SDR0_ETH_PLL 0x4102
  993. #define SDR0_ETH_PLL_PLLLOCK 0x80000000 /*Ethernet PLL lock indication*/
  994. #define SDR0_ETH_PLL_REF_CLK_SEL 0x10000000 /* Ethernet reference clock */
  995. #define SDR0_ETH_PLL_BYPASS 0x08000000 /* bypass mode enable */
  996. #define SDR0_ETH_PLL_STOPCLK 0x04000000 /* output clock disable */
  997. #define SDR0_ETH_PLL_TUNE_MASK 0x03FF0000 /* loop stability tuning bits */
  998. #define SDR0_ETH_PLL_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3ff)<<16)
  999. #define SDR0_ETH_PLL_MULTI_MASK 0x0000FF00 /* frequency multiplication */
  1000. #define SDR0_ETH_PLL_MULTI_ENCODE(n) ((((unsigned long)(n))&0xff)<<8)
  1001. #define SDR0_ETH_PLL_RANGEB_MASK 0x000000F0 /* PLLOUTB/C frequency */
  1002. #define SDR0_ETH_PLL_RANGEB_ENCODE(n) ((((unsigned long)(n))&0x0f)<<4)
  1003. #define SDR0_ETH_PLL_RANGEA_MASK 0x0000000F /* PLLOUTA frequency */
  1004. #define SDR0_ETH_PLL_RANGEA_ENCODE(n) (((unsigned long)(n))&0x0f)
  1005. /* Ethernet Configuration Register (SDR0_ETH_CFG) */
  1006. #define SDR0_ETH_CFG 0x4103
  1007. #define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /*SGMII3 port loopback
  1008. enable */
  1009. #define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /*SGMII2 port loopback
  1010. enable */
  1011. #define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /*SGMII1 port loopback
  1012. enable */
  1013. #define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /*SGMII0 port loopback
  1014. enable */
  1015. #define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /*SGMII Mask */
  1016. #define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /*SGMII2 port enable */
  1017. #define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /*SGMII1 port enable */
  1018. #define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /*SGMII0 port enable */
  1019. #define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /*TAHOE1 Bypass selector */
  1020. #define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /*TAHOE0 Bypass selector */
  1021. #define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /*EMAC 3 PHY clock selector*/
  1022. #define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /*EMAC 2 PHY clock selector*/
  1023. #define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /*EMAC 1 PHY clock selector*/
  1024. #define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /*EMAC 0 PHY clock selector*/
  1025. #define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /*Swap EMAC2 with EMAC1 */
  1026. #define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /*Swap EMAC0 with EMAC3 */
  1027. #define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /*MDIO source selector mask*/
  1028. #define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /*MDIO source - EMAC0 */
  1029. #define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /*MDIO source - EMAC1 */
  1030. #define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /*MDIO source - EMAC2 */
  1031. #define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /*MDIO source - EMAC3 */
  1032. #define SDR0_ETH_CFG_ZMII_MODE_MASK 0x0000000C /*ZMII bridge mode selector
  1033. mask */
  1034. #define SDR0_ETH_CFG_ZMII_SEL_MII 0x00000000 /*ZMII bridge mode - MII */
  1035. #define SDR0_ETH_CFG_ZMII_SEL_SMII 0x00000004 /*ZMII bridge mode - SMII */
  1036. #define SDR0_ETH_CFG_ZMII_SEL_RMII_10 0x00000008 /*ZMII bridge mode - RMII
  1037. (10 Mbps) */
  1038. #define SDR0_ETH_CFG_ZMII_SEL_RMII_100 0x0000000C /*ZMII bridge mode - RMII
  1039. (100 Mbps) */
  1040. #define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /*GMC Port 1 bridge
  1041. selector */
  1042. #define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /*GMC Port 0 bridge
  1043. selector */
  1044. #define SDR0_ETH_CFG_ZMII_MODE_SHIFT 4
  1045. #define SDR0_ETH_CFG_ZMII_MII_MODE 0x00
  1046. #define SDR0_ETH_CFG_ZMII_SMII_MODE 0x01
  1047. #define SDR0_ETH_CFG_ZMII_RMII_MODE_10M 0x10
  1048. #define SDR0_ETH_CFG_ZMII_RMII_MODE_100M 0x11
  1049. /* Ethernet Status Register */
  1050. #define SDR0_ETH_STS 0x4104
  1051. /* Miscealleneaous Function Reg. (SDR0_MFR) */
  1052. #define SDR0_MFR 0x4300
  1053. #define SDR0_MFR_T0TxFL 0x00800000 /* force parity error TAHOE0 Tx
  1054. FIFO bits 0:63 */
  1055. #define SDR0_MFR_T0TxFH 0x00400000 /* force parity error TAHOE0 Tx
  1056. FIFO bits 64:127 */
  1057. #define SDR0_MFR_T1TxFL 0x00200000 /* force parity error TAHOE1 Tx
  1058. FIFO bits 0:63 */
  1059. #define SDR0_MFR_T1TxFH 0x00100000 /* force parity error TAHOE1 Tx
  1060. FIFO bits 64:127 */
  1061. #define SDR0_MFR_E0TxFL 0x00008000 /* force parity error EMAC0 Tx
  1062. FIFO bits 0:63 */
  1063. #define SDR0_MFR_E0TxFH 0x00004000 /* force parity error EMAC0 Tx
  1064. FIFO bits 64:127 */
  1065. #define SDR0_MFR_E0RxFL 0x00002000 /* force parity error EMAC0 Rx
  1066. FIFO bits 0:63 */
  1067. #define SDR0_MFR_E0RxFH 0x00001000 /* force parity error EMAC0 Rx
  1068. FIFO bits 64:127 */
  1069. #define SDR0_MFR_E1TxFL 0x00000800 /* force parity error EMAC1 Tx
  1070. FIFO bits 0:63 */
  1071. #define SDR0_MFR_E1TxFH 0x00000400 /* force parity error EMAC1 Tx
  1072. FIFO bits 64:127 */
  1073. #define SDR0_MFR_E1RxFL 0x00000200 /* force parity error EMAC1 Rx
  1074. FIFO bits 0:63 */
  1075. #define SDR0_MFR_E1RxFH 0x00000100 /* force parity error EMAC1 Rx
  1076. FIFO bits 64:127 */
  1077. #define SDR0_MFR_E2TxFL 0x00000080 /* force parity error EMAC2 Tx
  1078. FIFO bits 0:63 */
  1079. #define SDR0_MFR_E2TxFH 0x00000040 /* force parity error EMAC2 Tx
  1080. FIFO bits 64:127 */
  1081. #define SDR0_MFR_E2RxFL 0x00000020 /* force parity error EMAC2 Rx
  1082. FIFO bits 0:63 */
  1083. #define SDR0_MFR_E2RxFH 0x00000010 /* force parity error EMAC2 Rx
  1084. FIFO bits 64:127 */
  1085. #define SDR0_MFR_E3TxFL 0x00000008 /* force parity error EMAC3 Tx
  1086. FIFO bits 0:63 */
  1087. #define SDR0_MFR_E3TxFH 0x00000004 /* force parity error EMAC3 Tx
  1088. FIFO bits 64:127 */
  1089. #define SDR0_MFR_E3RxFL 0x00000002 /* force parity error EMAC3 Rx
  1090. FIFO bits 0:63 */
  1091. #define SDR0_MFR_E3RxFH 0x00000001 /* force parity error EMAC3 Rx
  1092. FIFO bits 64:127 */
  1093. /* EMACx TX Status Register (SDR0_EMACxTXST)*/
  1094. #define SDR0_EMAC0TXST 0x4400
  1095. #define SDR0_EMAC1TXST 0x4401
  1096. #define SDR0_EMAC2TXST 0x4402
  1097. #define SDR0_EMAC3TXST 0x4403
  1098. #define SDR0_EMACxTXST_FUR 0x02000000 /*TX FIFO underrun */
  1099. #define SDR0_EMACxTXST_BC 0x01000000 /*broadcase address */
  1100. #define SDR0_EMACxTXST_MC 0x00800000 /*multicast address */
  1101. #define SDR0_EMACxTXST_UC 0x00400000 /*unicast address */
  1102. #define SDR0_EMACxTXST_FP 0x00200000 /*frame paused by control packet */
  1103. #define SDR0_EMACxTXST_BFCS 0x00100000 /*bad FCS in the transmitted frame */
  1104. #define SDR0_EMACxTXST_CPF 0x00080000 /*TX control pause frame */
  1105. #define SDR0_EMACxTXST_CF 0x00040000 /*TX control frame */
  1106. #define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
  1107. #define SDR0_EMACxTXST_1023 0x00010000 /*512-1023 bytes transmitted */
  1108. #define SDR0_EMACxTXST_511 0x00008000 /*256-511 bytes transmitted */
  1109. #define SDR0_EMACxTXST_255 0x00004000 /*128-255 bytes transmitted */
  1110. #define SDR0_EMACxTXST_127 0x00002000 /*65-127 bytes transmitted */
  1111. #define SDR0_EMACxTXST_64 0x00001000 /*64 bytes transmitted */
  1112. #define SDR0_EMACxTXST_SQE 0x00000800 /*SQE indication */
  1113. #define SDR0_EMACxTXST_LOC 0x00000400 /*loss of carrier sense */
  1114. #define SDR0_EMACxTXST_IERR 0x00000080 /*EMAC internal error */
  1115. #define SDR0_EMACxTXST_EDF 0x00000040 /*excessive deferral */
  1116. #define SDR0_EMACxTXST_ECOL 0x00000020 /*excessive collisions */
  1117. #define SDR0_EMACxTXST_LCOL 0x00000010 /*late collision */
  1118. #define SDR0_EMACxTXST_DFFR 0x00000008 /*deferred frame */
  1119. #define SDR0_EMACxTXST_MCOL 0x00000004 /*multiple collision frame */
  1120. #define SDR0_EMACxTXST_SCOL 0x00000002 /*single collision frame */
  1121. #define SDR0_EMACxTXST_TXOK 0x00000001 /*transmit OK */
  1122. /* EMACx RX Status Register (SDR0_EMACxRXST)*/
  1123. #define SDR0_EMAC0RXST 0x4404
  1124. #define SDR0_EMAC1RXST 0x4405
  1125. #define SDR0_EMAC2RXST 0x4406
  1126. #define SDR0_EMAC3RXST 0x4407
  1127. #define SDR0_EMACxRXST_FOR 0x20000000 /* RX FIFO overrun */
  1128. #define SDR0_EMACxRXST_BC 0x10000000 /* broadcast address */
  1129. #define SDR0_EMACxRXST_MC 0x08000000 /* multicast address */
  1130. #define SDR0_EMACxRXST_UC 0x04000000 /* unicast address */
  1131. #define SDR0_EMACxRXST_UPR_MASK 0x03800000 /* user priority field */
  1132. #define SDR0_EMACxRXST_UPR_ENCODE(n) ((((unsigned long)(n))&0x07)<<23)
  1133. #define SDR0_EMACxRXST_VLAN 0x00400000 /* RX VLAN tagged frame */
  1134. #define SDR0_EMACxRXST_LOOP 0x00200000 /* received in loop-back mode */
  1135. #define SDR0_EMACxRXST_UOP 0x00100000 /* RX unsupported opcode */
  1136. #define SDR0_EMACxRXST_CPF 0x00080000 /* RX control pause frame */
  1137. #define SDR0_EMACxRXST_CF 0x00040000 /* RX control frame*/
  1138. #define SDR0_EMACxRXST_MSIZ 0x00020000 /* 1024-MaxSize bytes recieved*/
  1139. #define SDR0_EMACxRXST_1023 0x00010000 /* 512-1023 bytes received */
  1140. #define SDR0_EMACxRXST_511 0x00008000 /* 128-511 bytes received */
  1141. #define SDR0_EMACxRXST_255 0x00004000 /* 128-255 bytes received */
  1142. #define SDR0_EMACxRXST_127 0x00002000 /* 65-127 bytes received */
  1143. #define SDR0_EMACxRXST_64 0x00001000 /* 64 bytes received */
  1144. #define SDR0_EMACxRXST_RUNT 0x00000800 /* runt frame */
  1145. #define SDR0_EMACxRXST_SEVT 0x00000400 /* short event */
  1146. #define SDR0_EMACxRXST_AERR 0x00000200 /* alignment error */
  1147. #define SDR0_EMACxRXST_SERR 0x00000100 /* received with symbol error */
  1148. #define SDR0_EMACxRXST_BURST 0x00000040 /* received burst */
  1149. #define SDR0_EMACxRXST_F2L 0x00000020 /* frame is to long */
  1150. #define SDR0_EMACxRXST_OERR 0x00000010 /* out of range length error */
  1151. #define SDR0_EMACxRXST_IERR 0x00000008 /* in range length error */
  1152. #define SDR0_EMACxRXST_LOST 0x00000004 /* frame lost due to internal
  1153. EMAC receive error */
  1154. #define SDR0_EMACxRXST_BFCS 0x00000002 /* bad FCS in the recieved frame */
  1155. #define SDR0_EMACxRXST_RXOK 0x00000001 /* Recieve OK */
  1156. /* EMACx TX Status Register (SDR0_EMACxREJCNT)*/
  1157. #define SDR0_EMAC0REJCNT 0x4408
  1158. #define SDR0_EMAC1REJCNT 0x4409
  1159. #define SDR0_EMAC2REJCNT 0x440A
  1160. #define SDR0_EMAC3REJCNT 0x440B
  1161. #define SDR0_DDR0 0x00E1
  1162. #define SDR0_DDR0_DPLLRST 0x80000000
  1163. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1164. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1165. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1166. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1167. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1168. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1169. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1170. #define AHB_TOP 0xA4
  1171. #define AHB_BOT 0xA5
  1172. #define SDR0_AHB_CFG 0x370
  1173. #define SDR0_USB2HOST_CFG 0x371
  1174. #endif /* CONFIG_460EX || CONFIG_460GT */
  1175. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  1176. #if defined(CONFIG_440GP)
  1177. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  1178. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  1179. #endif /* defined(CONFIG_440GP) */
  1180. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || \
  1181. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1182. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  1183. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  1184. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  1185. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1186. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1187. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  1188. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  1189. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  1190. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  1191. #define SDR0_UARTX_UXICS_PLB 0x20000000
  1192. #define SDR0_UARTX_UXEC_MASK 0x00800000
  1193. #define SDR0_UARTX_UXEC_INT 0x00000000
  1194. #define SDR0_UARTX_UXEC_EXT 0x00800000
  1195. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  1196. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  1197. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  1198. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  1199. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  1200. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  1201. #define SDR0_UARTX_UXDC_MASK 0x00100000
  1202. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  1203. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  1204. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  1205. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  1206. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  1207. #define SDR0_CPU440_EARV_MASK 0x30000000
  1208. #define SDR0_CPU440_EARV_EBC 0x10000000
  1209. #define SDR0_CPU440_EARV_PCI 0x20000000
  1210. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1211. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1212. #define SDR0_CPU440_NTO1_MASK 0x00000002
  1213. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  1214. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  1215. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1216. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1217. #define SDR0_XCR_PAE_MASK 0x80000000
  1218. #define SDR0_XCR_PAE_DISABLE 0x00000000
  1219. #define SDR0_XCR_PAE_ENABLE 0x80000000
  1220. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1221. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1222. #define SDR0_XCR_PHCE_MASK 0x40000000
  1223. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  1224. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  1225. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1226. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1227. #define SDR0_XCR_PISE_MASK 0x20000000
  1228. #define SDR0_XCR_PISE_DISABLE 0x00000000
  1229. #define SDR0_XCR_PISE_ENABLE 0x20000000
  1230. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1231. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1232. #define SDR0_XCR_PCWE_MASK 0x10000000
  1233. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  1234. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  1235. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1236. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1237. #define SDR0_XCR_PPIM_MASK 0x0F000000
  1238. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1239. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1240. #define SDR0_XCR_PR64E_MASK 0x00800000
  1241. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  1242. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  1243. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1244. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1245. #define SDR0_XCR_PXFS_MASK 0x00600000
  1246. #define SDR0_XCR_PXFS_HIGH 0x00000000
  1247. #define SDR0_XCR_PXFS_MED 0x00200000
  1248. #define SDR0_XCR_PXFS_LOW 0x00400000
  1249. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1250. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1251. #define SDR0_XCR_PDM_MASK 0x00000040
  1252. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  1253. #define SDR0_XCR_PDM_P2P 0x00000040
  1254. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  1255. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  1256. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  1257. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  1258. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  1259. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  1260. #define SDR0_PFC0_TRE_MASK 0x00000100
  1261. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  1262. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  1263. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  1264. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  1265. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  1266. #define SDR0_PFC1_EPS_MASK 0x01C00000
  1267. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  1268. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  1269. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  1270. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  1271. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  1272. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  1273. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  1274. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  1275. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1276. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1277. #define SDR0_PFC1_RMII_MASK 0x00200000
  1278. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  1279. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  1280. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  1281. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1282. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  1283. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  1284. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  1285. #define SDR0_MFR_TAH0_MASK 0x80000000
  1286. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  1287. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  1288. #define SDR0_MFR_TAH1_MASK 0x40000000
  1289. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  1290. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  1291. #define SDR0_MFR_PCM_MASK 0x20000000
  1292. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  1293. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  1294. #define SDR0_MFR_ECS_MASK 0x10000000
  1295. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1296. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  1297. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  1298. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  1299. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  1300. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  1301. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  1302. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs*/
  1303. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  1304. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  1305. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  1306. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  1307. #if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
  1308. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  1309. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3
  1310. 0-1 */
  1311. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  1312. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  1313. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  1314. #endif
  1315. #if defined(CONFIG_440EPX)
  1316. #define CPM0_ER 0x000000B0
  1317. #define CPM1_ER 0x000000F0
  1318. #define PLB4A0_ACR 0x00000081
  1319. #define PLB4A1_ACR 0x00000089
  1320. #define PLB3A0_ACR 0x00000077
  1321. #define OPB2PLB40_BCTRL 0x00000350
  1322. #define P4P3BO0_CFG 0x00000026
  1323. #define SPI0_MODE 0xEF600090 /* SPI Mode Regsgiter */
  1324. #endif
  1325. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1326. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1327. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1328. #define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
  1329. #define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
  1330. #endif
  1331. #define SDR0_MFR_ECS_MASK 0x10000000
  1332. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1333. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1334. #define SDR0_SRST0 0x200
  1335. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1336. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1337. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1338. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1339. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
  1340. transmitter 0 */
  1341. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
  1342. transmitter 1 */
  1343. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1344. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  1345. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  1346. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1347. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1348. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1349. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  1350. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  1351. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1352. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  1353. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  1354. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  1355. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  1356. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  1357. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  1358. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  1359. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  1360. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1361. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  1362. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1363. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  1364. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  1365. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  1366. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/
  1367. transmitter 2 */
  1368. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/
  1369. transmitter 3 */
  1370. #define SDR0_SRST1 0x201
  1371. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  1372. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  1373. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  1374. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  1375. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  1376. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  1377. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4
  1378. USB 2.0 Host */
  1379. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to
  1380. USB 2.0 Host */
  1381. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to
  1382. USB 2.0 Host */
  1383. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  1384. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2*/
  1385. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  1386. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  1387. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  1388. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  1389. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  1390. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  1391. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  1392. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  1393. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  1394. #define SDR0_EMAC0RXST 0x00004301 /* */
  1395. #define SDR0_EMAC0TXST 0x00004302 /* */
  1396. #define SDR0_CRYP0 0x00004500
  1397. #define SDR0_EBC0 0x00000100
  1398. #define SDR0_SDSTP2 0x00004001
  1399. #define SDR0_SDSTP3 0x00004001
  1400. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1401. #define SDR0_SRST0 SDR0_SRST /* for compatability reasons */
  1402. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1403. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1404. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1405. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1406. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
  1407. transmitter 0 */
  1408. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
  1409. transmitter 1 */
  1410. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1411. #define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
  1412. #define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
  1413. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1414. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1415. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1416. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1417. #define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
  1418. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
  1419. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
  1420. #define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
  1421. #define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
  1422. #define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
  1423. #define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
  1424. #define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/
  1425. transmitter 2 */
  1426. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1427. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1428. #define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
  1429. #define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/
  1430. transmitter 3 */
  1431. #define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
  1432. #define SDR0_SRST1 0x201
  1433. #define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
  1434. #define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
  1435. #define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
  1436. #define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
  1437. #define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
  1438. #define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access
  1439. controller 0 */
  1440. #define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access
  1441. controller 1 */
  1442. #define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access
  1443. controller 2 */
  1444. #define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access
  1445. controller 3 */
  1446. #define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
  1447. #define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
  1448. #define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
  1449. #define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
  1450. #define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
  1451. #define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
  1452. #define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and
  1453. serdes */
  1454. #define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
  1455. #define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
  1456. #define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
  1457. #define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
  1458. #define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
  1459. #define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
  1460. #define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
  1461. #define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
  1462. #define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
  1463. #define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
  1464. #define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
  1465. #define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
  1466. #define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
  1467. #define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
  1468. #define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
  1469. #define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
  1470. #else
  1471. #define SDR0_SRST_BGO 0x80000000
  1472. #define SDR0_SRST_PLB 0x40000000
  1473. #define SDR0_SRST_EBC 0x20000000
  1474. #define SDR0_SRST_OPB 0x10000000
  1475. #define SDR0_SRST_UART0 0x08000000
  1476. #define SDR0_SRST_UART1 0x04000000
  1477. #define SDR0_SRST_IIC0 0x02000000
  1478. #define SDR0_SRST_IIC1 0x01000000
  1479. #define SDR0_SRST_GPIO 0x00800000
  1480. #define SDR0_SRST_GPT 0x00400000
  1481. #define SDR0_SRST_DMC 0x00200000
  1482. #define SDR0_SRST_PCI 0x00100000
  1483. #define SDR0_SRST_EMAC0 0x00080000
  1484. #define SDR0_SRST_EMAC1 0x00040000
  1485. #define SDR0_SRST_CPM 0x00020000
  1486. #define SDR0_SRST_IMU 0x00010000
  1487. #define SDR0_SRST_UIC01 0x00008000
  1488. #define SDR0_SRST_UICB2 0x00004000
  1489. #define SDR0_SRST_SRAM 0x00002000
  1490. #define SDR0_SRST_EBM 0x00001000
  1491. #define SDR0_SRST_BGI 0x00000800
  1492. #define SDR0_SRST_DMA 0x00000400
  1493. #define SDR0_SRST_DMAC 0x00000200
  1494. #define SDR0_SRST_MAL 0x00000100
  1495. #define SDR0_SRST_ZMII 0x00000080
  1496. #define SDR0_SRST_GPTR 0x00000040
  1497. #define SDR0_SRST_PPM 0x00000020
  1498. #define SDR0_SRST_EMAC2 0x00000010
  1499. #define SDR0_SRST_EMAC3 0x00000008
  1500. #define SDR0_SRST_RGMII 0x00000001
  1501. #endif
  1502. /*-----------------------------------------------------------------------------+
  1503. | Clocking
  1504. +-----------------------------------------------------------------------------*/
  1505. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1506. defined(CONFIG_460SX)
  1507. #define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
  1508. #define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
  1509. #define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
  1510. #define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
  1511. #define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
  1512. #define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1513. #define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
  1514. #elif !defined (CONFIG_440GX) && \
  1515. !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
  1516. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1517. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  1518. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  1519. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  1520. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  1521. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  1522. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  1523. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  1524. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  1525. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  1526. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  1527. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  1528. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  1529. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1530. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1531. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1532. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1533. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1534. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  1535. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  1536. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  1537. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  1538. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  1539. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  1540. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  1541. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  1542. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  1543. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  1544. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  1545. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  1546. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  1547. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  1548. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  1549. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  1550. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  1551. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  1552. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  1553. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  1554. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  1555. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1556. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1557. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1558. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1559. /* Strap 1 Register */
  1560. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  1561. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1562. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  1563. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  1564. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  1565. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  1566. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  1567. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  1568. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  1569. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  1570. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  1571. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  1572. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  1573. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  1574. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  1575. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  1576. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  1577. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1578. #endif /* CONFIG_440GX */
  1579. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1580. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1581. #define CPR0_ICFG_RLI_MASK 0x80000000
  1582. #define CPR0_ICFG_ICS_MASK 0x00000007
  1583. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  1584. #define CPR0_SPCID_SPCIDV0_DIV1 0x01000000
  1585. #define CPR0_SPCID_SPCIDV0_DIV2 0x02000000
  1586. #define CPR0_SPCID_SPCIDV0_DIV3 0x03000000
  1587. #define CPR0_SPCID_SPCIDV0_DIV4 0x00000000
  1588. #define CPR0_PERD_PERDV0_MASK 0x07000000
  1589. #endif
  1590. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1591. #define CPR0_ICFG_RLI_MASK 0x80000000
  1592. #define CPR0_PLLC_RST 0x80000000
  1593. #define CPR0_PLLC_ENG 0x40000000
  1594. #endif
  1595. /*-----------------------------------------------------------------------------
  1596. | PCI Internal Registers et. al. (accessed via plb)
  1597. +----------------------------------------------------------------------------*/
  1598. #define PCIL0_CFGADR (CONFIG_SYS_PCI_BASE + 0x0ec00000)
  1599. #define PCIL0_CFGDATA (CONFIG_SYS_PCI_BASE + 0x0ec00004)
  1600. #define PCIL0_CFGBASE (CONFIG_SYS_PCI_BASE + 0x0ec80000)
  1601. #define PCIL0_IOBASE (CONFIG_SYS_PCI_BASE + 0x08000000)
  1602. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1603. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1604. /* PCI Local Configuration Registers
  1605. --------------------------------- */
  1606. #define PCI_MMIO_LCR_BASE (CONFIG_SYS_PCI_BASE + 0x0f400000) /* Real =>
  1607. 0x0EF400000 */
  1608. /* PCI Master Local Configuration Registers */
  1609. #define PCIL0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  1610. #define PCIL0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  1611. #define PCIL0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  1612. #define PCIL0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  1613. #define PCIL0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  1614. #define PCIL0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  1615. #define PCIL0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  1616. #define PCIL0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  1617. #define PCIL0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  1618. #define PCIL0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  1619. #define PCIL0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  1620. #define PCIL0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  1621. /* PCI Target Local Configuration Registers */
  1622. #define PCIL0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/
  1623. Attribute */
  1624. #define PCIL0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  1625. #define PCIL0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/
  1626. Attribute */
  1627. #define PCIL0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  1628. #else
  1629. #define PCIL0_VENDID (PCIL0_CFGBASE + PCI_VENDOR_ID )
  1630. #define PCIL0_DEVID (PCIL0_CFGBASE + PCI_DEVICE_ID )
  1631. #define PCIL0_CMD (PCIL0_CFGBASE + PCI_COMMAND )
  1632. #define PCIL0_STATUS (PCIL0_CFGBASE + PCI_STATUS )
  1633. #define PCIL0_REVID (PCIL0_CFGBASE + PCI_REVISION_ID )
  1634. #define PCIL0_CLS (PCIL0_CFGBASE + PCI_CLASS_CODE)
  1635. #define PCIL0_CACHELS (PCIL0_CFGBASE + PCI_CACHE_LINE_SIZE )
  1636. #define PCIL0_LATTIM (PCIL0_CFGBASE + PCI_LATENCY_TIMER )
  1637. #define PCIL0_HDTYPE (PCIL0_CFGBASE + PCI_HEADER_TYPE )
  1638. #define PCIL0_BIST (PCIL0_CFGBASE + PCI_BIST )
  1639. #define PCIL0_BAR0 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_0 )
  1640. #define PCIL0_BAR1 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_1 )
  1641. #define PCIL0_BAR2 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_2 )
  1642. #define PCIL0_BAR3 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_3 )
  1643. #define PCIL0_BAR4 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_4 )
  1644. #define PCIL0_BAR5 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_5 )
  1645. #define PCIL0_CISPTR (PCIL0_CFGBASE + PCI_CARDBUS_CIS )
  1646. #define PCIL0_SBSYSVID (PCIL0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  1647. #define PCIL0_SBSYSID (PCIL0_CFGBASE + PCI_SUBSYSTEM_ID )
  1648. #define PCIL0_EROMBA (PCIL0_CFGBASE + PCI_ROM_ADDRESS )
  1649. #define PCIL0_CAP (PCIL0_CFGBASE + PCI_CAPABILITY_LIST )
  1650. #define PCIL0_RES0 (PCIL0_CFGBASE + 0x0035 )
  1651. #define PCIL0_RES1 (PCIL0_CFGBASE + 0x0036 )
  1652. #define PCIL0_RES2 (PCIL0_CFGBASE + 0x0038 )
  1653. #define PCIL0_INTLN (PCIL0_CFGBASE + PCI_INTERRUPT_LINE )
  1654. #define PCIL0_INTPN (PCIL0_CFGBASE + PCI_INTERRUPT_PIN )
  1655. #define SDR0_EMACxTXST_FUR 0x02000000 /* TX FIFO underrun */
  1656. #define SDR0_EMACxTXST_BC 0x01000000 /* broadcase address */
  1657. #define SDR0_EMACxTXST_MC 0x00800000 /* multicast address */
  1658. #define SDR0_EMACxTXST_UC 0x00400000 /* unicast address */
  1659. #define SDR0_EMACxTXST_FP 0x00200000 /* frame paused by control packet */
  1660. #define SDR0_EMACxTXST_BFCS 0x00100000 /* bad FCS in the transmitted frame*/
  1661. #define SDR0_EMACxTXST_CPF 0x00080000 /* TX control pause frame */
  1662. #define SDR0_EMACxTXST_CF 0x00040000 /* TX control frame */
  1663. #define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
  1664. #define SDR0_EMACxTXST_1023 0x00010000 /* 512-1023 bytes transmitted */
  1665. #define SDR0_EMACxTXST_511 0x00008000 /* 256-511 bytes transmitted */
  1666. #define SDR0_EMACxTXST_255 0x00004000 /* 128-255 bytes transmitted */
  1667. #define SDR0_EMACxTXST_127 0x00002000 /* 65-127 bytes transmitted */
  1668. #define SDR0_EMACxTXST_64 0x00001000 /* 64 bytes transmitted */
  1669. #define SDR0_EMACxTXST_SQE 0x00000800 /* SQE indication */
  1670. #define SDR0_EMACxTXST_LOC 0x00000400 /* loss of carrier sense */
  1671. #define SDR0_EMACxTXST_IERR 0x00000080 /* EMAC internal error */
  1672. #define SDR0_EMACxTXST_EDF 0x00000040 /* excessive deferral */
  1673. #define SDR0_EMACxTXST_ECOL 0x00000020 /* excessive collisions */
  1674. #define SDR0_EMACxTXST_LCOL 0x00000010 /* late collision */
  1675. #define SDR0_EMACxTXST_DFFR 0x00000008 /* deferred frame */
  1676. #define SDR0_EMACxTXST_MCOL 0x00000004 /* multiple collision frame */
  1677. #define SDR0_EMACxTXST_SCOL 0x00000002 /* single collision frame */
  1678. #define SDR0_EMACxTXST_TXOK 0x00000001 /* transmit OK */
  1679. #define PCIL0_MINGNT (PCIL0_CFGBASE + PCI_MIN_GNT )
  1680. #define PCIL0_MAXLTNCY (PCIL0_CFGBASE + PCI_MAX_LAT )
  1681. #define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040)
  1682. #define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044)
  1683. #define PCIL0_POM0LAL (PCIL0_CFGBASE + 0x0068)
  1684. #define PCIL0_POM0LAH (PCIL0_CFGBASE + 0x006c)
  1685. #define PCIL0_POM0SA (PCIL0_CFGBASE + 0x0070)
  1686. #define PCIL0_POM0PCIAL (PCIL0_CFGBASE + 0x0074)
  1687. #define PCIL0_POM0PCIAH (PCIL0_CFGBASE + 0x0078)
  1688. #define PCIL0_POM1LAL (PCIL0_CFGBASE + 0x007c)
  1689. #define PCIL0_POM1LAH (PCIL0_CFGBASE + 0x0080)
  1690. #define PCIL0_POM1SA (PCIL0_CFGBASE + 0x0084)
  1691. #define PCIL0_POM1PCIAL (PCIL0_CFGBASE + 0x0088)
  1692. #define PCIL0_POM1PCIAH (PCIL0_CFGBASE + 0x008c)
  1693. #define PCIL0_POM2SA (PCIL0_CFGBASE + 0x0090)
  1694. #define PCIL0_PIM0SA (PCIL0_CFGBASE + 0x0098)
  1695. #define PCIL0_PIM0LAL (PCIL0_CFGBASE + 0x009c)
  1696. #define PCIL0_PIM0LAH (PCIL0_CFGBASE + 0x00a0)
  1697. #define PCIL0_PIM1SA (PCIL0_CFGBASE + 0x00a4)
  1698. #define PCIL0_PIM1LAL (PCIL0_CFGBASE + 0x00a8)
  1699. #define PCIL0_PIM1LAH (PCIL0_CFGBASE + 0x00ac)
  1700. #define PCIL0_PIM2SA (PCIL0_CFGBASE + 0x00b0)
  1701. #define PCIL0_PIM2LAL (PCIL0_CFGBASE + 0x00b4)
  1702. #define PCIL0_PIM2LAH (PCIL0_CFGBASE + 0x00b8)
  1703. #define PCIL0_STS (PCIL0_CFGBASE + 0x00e0)
  1704. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  1705. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1706. /* USB2.0 Device */
  1707. #define USB2D0_BASE CONFIG_SYS_USB2D0_BASE
  1708. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  1709. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for
  1710. Endpoint 0 plus IN Endpoints 1 to 3 */
  1711. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management
  1712. register */
  1713. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address
  1714. register */
  1715. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  1716. register for USB2D0_INTRIN */
  1717. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for
  1718. OUT Endpoints 1 to 3 */
  1719. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  1720. register for USB2D0_INTRUSB */
  1721. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for
  1722. common USB interrupts */
  1723. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  1724. register for IntrOut */
  1725. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0
  1726. test modes */
  1727. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for
  1728. selecting the Endpoint status/control registers */
  1729. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  1730. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status
  1731. register for Endpoint 0. (Index register set to select Endpoint 0) */
  1732. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status
  1733. register for IN Endpoint. (Index register set to select Endpoints 13) */
  1734. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
  1735. size for IN Endpoint. (Index register set to select Endpoints 13) */
  1736. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status
  1737. register for OUT Endpoint. (Index register set to select Endpoints 13) */
  1738. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
  1739. size for OUT Endpoint. (Index register set to select Endpoints 13) */
  1740. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received
  1741. bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  1742. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in
  1743. OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  1744. #endif
  1745. /******************************************************************************
  1746. * GPIO macro register defines
  1747. ******************************************************************************/
  1748. #if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  1749. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1750. defined(CONFIG_460SX)
  1751. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000700)
  1752. #define GPIO0_OR (GPIO0_BASE+0x0)
  1753. #define GPIO0_TCR (GPIO0_BASE+0x4)
  1754. #define GPIO0_ODR (GPIO0_BASE+0x18)
  1755. #define GPIO0_IR (GPIO0_BASE+0x1C)
  1756. #endif /* CONFIG_440GP */
  1757. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1758. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1759. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1760. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000B00)
  1761. #define GPIO1_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000C00)
  1762. #define GPIO0_OR (GPIO0_BASE+0x0)
  1763. #define GPIO0_TCR (GPIO0_BASE+0x4)
  1764. #define GPIO0_OSRL (GPIO0_BASE+0x8)
  1765. #define GPIO0_OSRH (GPIO0_BASE+0xC)
  1766. #define GPIO0_TSRL (GPIO0_BASE+0x10)
  1767. #define GPIO0_TSRH (GPIO0_BASE+0x14)
  1768. #define GPIO0_ODR (GPIO0_BASE+0x18)
  1769. #define GPIO0_IR (GPIO0_BASE+0x1C)
  1770. #define GPIO0_RR1 (GPIO0_BASE+0x20)
  1771. #define GPIO0_RR2 (GPIO0_BASE+0x24)
  1772. #define GPIO0_RR3 (GPIO0_BASE+0x28)
  1773. #define GPIO0_ISR1L (GPIO0_BASE+0x30)
  1774. #define GPIO0_ISR1H (GPIO0_BASE+0x34)
  1775. #define GPIO0_ISR2L (GPIO0_BASE+0x38)
  1776. #define GPIO0_ISR2H (GPIO0_BASE+0x3C)
  1777. #define GPIO0_ISR3L (GPIO0_BASE+0x40)
  1778. #define GPIO0_ISR3H (GPIO0_BASE+0x44)
  1779. #define GPIO1_OR (GPIO1_BASE+0x0)
  1780. #define GPIO1_TCR (GPIO1_BASE+0x4)
  1781. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  1782. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  1783. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  1784. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  1785. #define GPIO1_ODR (GPIO1_BASE+0x18)
  1786. #define GPIO1_IR (GPIO1_BASE+0x1C)
  1787. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  1788. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  1789. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  1790. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  1791. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  1792. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  1793. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  1794. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  1795. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  1796. #endif
  1797. #ifndef __ASSEMBLY__
  1798. #endif /* _ASMLANGUAGE */
  1799. #endif /* __PPC440_H__ */