cpu.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  22. * MA 02110-1301 USA
  23. */
  24. #ifndef _KWCPU_H
  25. #define _KWCPU_H
  26. #include <asm/system.h>
  27. #ifndef __ASSEMBLY__
  28. #define KWCPU_WIN_CTRL_DATA(size, target, attr, en) (en | (target << 4) \
  29. | (attr << 8) | (kw_winctrl_calcsize(size) << 16))
  30. #define KWGBE_PORT_SERIAL_CONTROL1_REG(_x) \
  31. ((_x ? KW_EGIGA0_BASE : KW_EGIGA1_BASE) + 0x44c)
  32. #define KW_REG_PCIE_DEVID (KW_REG_PCIE_BASE + 0x00)
  33. #define KW_REG_PCIE_REVID (KW_REG_PCIE_BASE + 0x08)
  34. #define KW_REG_DEVICE_ID (KW_MPP_BASE + 0x34)
  35. #define KW_REG_SYSRST_CNT (KW_MPP_BASE + 0x50)
  36. #define SYSRST_CNT_1SEC_VAL (25*1000000)
  37. #define KW_REG_MPP_OUT_DRV_REG (KW_MPP_BASE + 0xE0)
  38. enum memory_bank {
  39. BANK0,
  40. BANK1,
  41. BANK2,
  42. BANK3
  43. };
  44. enum kwcpu_winen {
  45. KWCPU_WIN_DISABLE,
  46. KWCPU_WIN_ENABLE
  47. };
  48. enum kwcpu_target {
  49. KWCPU_TARGET_RESERVED,
  50. KWCPU_TARGET_MEMORY,
  51. KWCPU_TARGET_1RESERVED,
  52. KWCPU_TARGET_SASRAM,
  53. KWCPU_TARGET_PCIE
  54. };
  55. enum kwcpu_attrib {
  56. KWCPU_ATTR_SASRAM = 0x01,
  57. KWCPU_ATTR_DRAM_CS0 = 0x0e,
  58. KWCPU_ATTR_DRAM_CS1 = 0x0d,
  59. KWCPU_ATTR_DRAM_CS2 = 0x0b,
  60. KWCPU_ATTR_DRAM_CS3 = 0x07,
  61. KWCPU_ATTR_NANDFLASH = 0x2f,
  62. KWCPU_ATTR_SPIFLASH = 0x1e,
  63. KWCPU_ATTR_BOOTROM = 0x1d,
  64. KWCPU_ATTR_PCIE_IO = 0xe0,
  65. KWCPU_ATTR_PCIE_MEM = 0xe8
  66. };
  67. /*
  68. * Default Device Address MAP BAR values
  69. */
  70. #define KW_DEFADR_PCI_MEM 0x90000000
  71. #define KW_DEFADR_PCI_IO 0xC0000000
  72. #define KW_DEFADR_PCI_IO_REMAP 0xC0000000
  73. #define KW_DEFADR_SASRAM 0xC8010000
  74. #define KW_DEFADR_NANDF 0xD8000000
  75. #define KW_DEFADR_SPIF 0xE8000000
  76. #define KW_DEFADR_BOOTROM 0xF8000000
  77. /*
  78. * read feroceon/sheeva core extra feature register
  79. * using co-proc instruction
  80. */
  81. static inline unsigned int readfr_extra_feature_reg(void)
  82. {
  83. unsigned int val;
  84. asm volatile ("mrc p15, 1, %0, c15, c1, 0 @ readfr exfr":"=r"
  85. (val)::"cc");
  86. return val;
  87. }
  88. /*
  89. * write feroceon/sheeva core extra feature register
  90. * using co-proc instruction
  91. */
  92. static inline void writefr_extra_feature_reg(unsigned int val)
  93. {
  94. asm volatile ("mcr p15, 1, %0, c15, c1, 0 @ writefr exfr"::"r"
  95. (val):"cc");
  96. isb();
  97. }
  98. /*
  99. * MBus-L to Mbus Bridge Registers
  100. * Ref: Datasheet sec:A.3
  101. */
  102. struct kwwin_registers {
  103. u32 ctrl;
  104. u32 base;
  105. u32 remap_lo;
  106. u32 remap_hi;
  107. };
  108. /*
  109. * CPU control and status Registers
  110. * Ref: Datasheet sec:A.3.2
  111. */
  112. struct kwcpu_registers {
  113. u32 config; /*0x20100 */
  114. u32 ctrl_stat; /*0x20104 */
  115. u32 rstoutn_mask; /* 0x20108 */
  116. u32 sys_soft_rst; /* 0x2010C */
  117. u32 ahb_mbus_cause_irq; /* 0x20110 */
  118. u32 ahb_mbus_mask_irq; /* 0x20114 */
  119. u32 pad1[2];
  120. u32 ftdll_config; /* 0x20120 */
  121. u32 pad2;
  122. u32 l2_cfg; /* 0x20128 */
  123. };
  124. /*
  125. * GPIO Registers
  126. * Ref: Datasheet sec:A.19
  127. */
  128. struct kwgpio_registers {
  129. u32 dout;
  130. u32 oe;
  131. u32 blink_en;
  132. u32 din_pol;
  133. u32 din;
  134. u32 irq_cause;
  135. u32 irq_mask;
  136. u32 irq_level;
  137. };
  138. /*
  139. * functions
  140. */
  141. void reset_cpu(unsigned long ignored);
  142. unsigned char get_random_hex(void);
  143. unsigned int kw_sdram_bar(enum memory_bank bank);
  144. unsigned int kw_sdram_bs(enum memory_bank bank);
  145. void kw_sdram_size_adjust(enum memory_bank bank);
  146. int kw_config_adr_windows(void);
  147. void kw_config_gpio(unsigned int gpp0_oe_val, unsigned int gpp1_oe_val,
  148. unsigned int gpp0_oe, unsigned int gpp1_oe);
  149. int kw_config_mpp(unsigned int mpp0_7, unsigned int mpp8_15,
  150. unsigned int mpp16_23, unsigned int mpp24_31,
  151. unsigned int mpp32_39, unsigned int mpp40_47,
  152. unsigned int mpp48_55);
  153. unsigned int kw_winctrl_calcsize(unsigned int sizeval);
  154. #endif /* __ASSEMBLY__ */
  155. #endif /* _KWCPU_H */