fsl_i2c.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * Copyright 2006 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. #ifdef CONFIG_FSL_I2C
  20. #ifdef CONFIG_HARD_I2C
  21. #include <command.h>
  22. #include <i2c.h> /* Functional interface */
  23. #include <asm/io.h>
  24. #include <asm/fsl_i2c.h> /* HW definitions */
  25. #define I2C_TIMEOUT (CFG_HZ / 4)
  26. #define I2C_READ_BIT 1
  27. #define I2C_WRITE_BIT 0
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
  30. * Default is bus 0. This is necessary because the DDR initialization
  31. * runs from ROM, and we can't switch buses because we can't modify
  32. * the global variables.
  33. */
  34. #ifdef CFG_SPD_BUS_NUM
  35. static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = CFG_SPD_BUS_NUM;
  36. #else
  37. static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = 0;
  38. #endif
  39. static unsigned int i2c_bus_speed[2] = {CFG_I2C_SPEED, CFG_I2C_SPEED};
  40. static const struct fsl_i2c *i2c_dev[2] = {
  41. (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET),
  42. #ifdef CFG_I2C2_OFFSET
  43. (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET)
  44. #endif
  45. };
  46. /* I2C speed map for a DFSR value of 1 */
  47. /*
  48. * Map I2C frequency dividers to FDR and DFSR values
  49. *
  50. * This structure is used to define the elements of a table that maps I2C
  51. * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
  52. * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
  53. * Sampling Rate (DFSR) registers.
  54. *
  55. * The actual table should be defined in the board file, and it must be called
  56. * fsl_i2c_speed_map[].
  57. *
  58. * The last entry of the table must have a value of {-1, X}, where X is same
  59. * FDR/DFSR values as the second-to-last entry. This guarantees that any
  60. * search through the array will always find a match.
  61. *
  62. * The values of the divider must be in increasing numerical order, i.e.
  63. * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
  64. *
  65. * For this table, the values are based on a value of 1 for the DFSR
  66. * register. See the application note AN2919 "Determining the I2C Frequency
  67. * Divider Ratio for SCL"
  68. */
  69. static const struct {
  70. unsigned short divider;
  71. u8 dfsr;
  72. u8 fdr;
  73. } fsl_i2c_speed_map[] = {
  74. {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
  75. {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
  76. {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
  77. {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
  78. {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
  79. {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
  80. {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
  81. {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
  82. {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
  83. {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
  84. {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
  85. {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
  86. {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
  87. {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
  88. {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
  89. {61440, 1, 31}, {-1, 1, 31}
  90. };
  91. /**
  92. * Set the I2C bus speed for a given I2C device
  93. *
  94. * @param dev: the I2C device
  95. * @i2c_clk: I2C bus clock frequency
  96. * @speed: the desired speed of the bus
  97. *
  98. * The I2C device must be stopped before calling this function.
  99. *
  100. * The return value is the actual bus speed that is set.
  101. */
  102. static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
  103. unsigned int i2c_clk, unsigned int speed)
  104. {
  105. unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
  106. unsigned int i;
  107. /*
  108. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  109. * is equal to or lower than the requested speed. That means that we
  110. * want the first divider that is equal to or greater than the
  111. * calculated divider.
  112. */
  113. for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
  114. if (fsl_i2c_speed_map[i].divider >= divider) {
  115. u8 fdr, dfsr;
  116. dfsr = fsl_i2c_speed_map[i].dfsr;
  117. fdr = fsl_i2c_speed_map[i].fdr;
  118. speed = i2c_clk / fsl_i2c_speed_map[i].divider;
  119. writeb(fdr, &dev->fdr); /* set bus speed */
  120. writeb(dfsr, &dev->dfsrr); /* set default filter */
  121. break;
  122. }
  123. return speed;
  124. }
  125. void
  126. i2c_init(int speed, int slaveadd)
  127. {
  128. struct fsl_i2c *dev;
  129. unsigned int temp;
  130. dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET);
  131. writeb(0, &dev->cr); /* stop I2C controller */
  132. udelay(5); /* let it shutdown in peace */
  133. temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
  134. if (gd->flags & GD_FLG_RELOC)
  135. i2c_bus_speed[0] = temp;
  136. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  137. writeb(0x0, &dev->sr); /* clear status register */
  138. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  139. #ifdef CFG_I2C2_OFFSET
  140. dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET);
  141. writeb(0, &dev->cr); /* stop I2C controller */
  142. udelay(5); /* let it shutdown in peace */
  143. temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
  144. if (gd->flags & GD_FLG_RELOC)
  145. i2c_bus_speed[1] = temp;
  146. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  147. writeb(0x0, &dev->sr); /* clear status register */
  148. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  149. #endif
  150. }
  151. static __inline__ int
  152. i2c_wait4bus(void)
  153. {
  154. ulong timeval = get_timer(0);
  155. while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
  156. if (get_timer(timeval) > I2C_TIMEOUT) {
  157. return -1;
  158. }
  159. }
  160. return 0;
  161. }
  162. static __inline__ int
  163. i2c_wait(int write)
  164. {
  165. u32 csr;
  166. ulong timeval = get_timer(0);
  167. do {
  168. csr = readb(&i2c_dev[i2c_bus_num]->sr);
  169. if (!(csr & I2C_SR_MIF))
  170. continue;
  171. writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
  172. if (csr & I2C_SR_MAL) {
  173. debug("i2c_wait: MAL\n");
  174. return -1;
  175. }
  176. if (!(csr & I2C_SR_MCF)) {
  177. debug("i2c_wait: unfinished\n");
  178. return -1;
  179. }
  180. if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
  181. debug("i2c_wait: No RXACK\n");
  182. return -1;
  183. }
  184. return 0;
  185. } while (get_timer (timeval) < I2C_TIMEOUT);
  186. debug("i2c_wait: timed out\n");
  187. return -1;
  188. }
  189. static __inline__ int
  190. i2c_write_addr (u8 dev, u8 dir, int rsta)
  191. {
  192. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
  193. | (rsta ? I2C_CR_RSTA : 0),
  194. &i2c_dev[i2c_bus_num]->cr);
  195. writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
  196. if (i2c_wait(I2C_WRITE_BIT) < 0)
  197. return 0;
  198. return 1;
  199. }
  200. static __inline__ int
  201. __i2c_write(u8 *data, int length)
  202. {
  203. int i;
  204. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
  205. &i2c_dev[i2c_bus_num]->cr);
  206. for (i = 0; i < length; i++) {
  207. writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
  208. if (i2c_wait(I2C_WRITE_BIT) < 0)
  209. break;
  210. }
  211. return i;
  212. }
  213. static __inline__ int
  214. __i2c_read(u8 *data, int length)
  215. {
  216. int i;
  217. writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
  218. &i2c_dev[i2c_bus_num]->cr);
  219. /* dummy read */
  220. readb(&i2c_dev[i2c_bus_num]->dr);
  221. for (i = 0; i < length; i++) {
  222. if (i2c_wait(I2C_READ_BIT) < 0)
  223. break;
  224. /* Generate ack on last next to last byte */
  225. if (i == length - 2)
  226. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
  227. &i2c_dev[i2c_bus_num]->cr);
  228. /* Generate stop on last byte */
  229. if (i == length - 1)
  230. writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
  231. data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
  232. }
  233. return i;
  234. }
  235. int
  236. i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
  237. {
  238. int i = -1; /* signal error */
  239. u8 *a = (u8*)&addr;
  240. if (i2c_wait4bus() >= 0
  241. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  242. && __i2c_write(&a[4 - alen], alen) == alen)
  243. i = 0; /* No error so far */
  244. if (length
  245. && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
  246. i = __i2c_read(data, length);
  247. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  248. if (i == length)
  249. return 0;
  250. return -1;
  251. }
  252. int
  253. i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
  254. {
  255. int i = -1; /* signal error */
  256. u8 *a = (u8*)&addr;
  257. if (i2c_wait4bus() >= 0
  258. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  259. && __i2c_write(&a[4 - alen], alen) == alen) {
  260. i = __i2c_write(data, length);
  261. }
  262. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  263. if (i == length)
  264. return 0;
  265. return -1;
  266. }
  267. int
  268. i2c_probe(uchar chip)
  269. {
  270. /* For unknow reason the controller will ACK when
  271. * probing for a slave with the same address, so skip
  272. * it.
  273. */
  274. if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
  275. return -1;
  276. return i2c_read(chip, 0, 0, NULL, 0);
  277. }
  278. uchar
  279. i2c_reg_read(uchar i2c_addr, uchar reg)
  280. {
  281. uchar buf[1];
  282. i2c_read(i2c_addr, reg, 1, buf, 1);
  283. return buf[0];
  284. }
  285. void
  286. i2c_reg_write(uchar i2c_addr, uchar reg, uchar val)
  287. {
  288. i2c_write(i2c_addr, reg, 1, &val, 1);
  289. }
  290. int i2c_set_bus_num(unsigned int bus)
  291. {
  292. #ifdef CFG_I2C2_OFFSET
  293. if (bus > 1) {
  294. #else
  295. if (bus > 0) {
  296. #endif
  297. return -1;
  298. }
  299. i2c_bus_num = bus;
  300. return 0;
  301. }
  302. int i2c_set_bus_speed(unsigned int speed)
  303. {
  304. unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
  305. writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
  306. i2c_bus_speed[i2c_bus_num] =
  307. set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
  308. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
  309. return 0;
  310. }
  311. unsigned int i2c_get_bus_num(void)
  312. {
  313. return i2c_bus_num;
  314. }
  315. unsigned int i2c_get_bus_speed(void)
  316. {
  317. return i2c_bus_speed[i2c_bus_num];
  318. }
  319. #endif /* CONFIG_HARD_I2C */
  320. #endif /* CONFIG_FSL_I2C */