jadecpu.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2010
  3. * Matthias Weisser <weisserm@arcor.de>
  4. *
  5. * Configuation settings for the jadecpu board
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_MB86R0x
  28. #define CONFIG_MB86R0x_IOCLK get_bus_freq(0)
  29. #define CONFIG_SYS_HZ 1000
  30. #define CONFIG_SYS_TEXT_BASE 0x10000000
  31. #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
  32. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  33. #define CONFIG_USE_ARCH_MEMCPY
  34. #define CONFIG_USE_ARCH_MEMSET
  35. #define MACH_TYPE_JADECPU 2636
  36. #define CONFIG_MACH_TYPE MACH_TYPE_JADECPU
  37. /*
  38. * Environment settings
  39. */
  40. #define CONFIG_EXTRA_ENV_SETTINGS \
  41. "gs_fast_boot=setenv bootdelay 5\0" \
  42. "gs_slow_boot=setenv bootdelay 10\0" \
  43. "bootcmd=dcache off; mw.l 0x40000000 0 1024; usb start;" \
  44. "fatls usb 0; fatload usb 0 0x40000000 jadecpu-init.bin;" \
  45. "bootelf 0x40000000\0" \
  46. ""
  47. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  48. #define CONFIG_SETUP_MEMORY_TAGS 1
  49. #define CONFIG_INITRD_TAG 1
  50. #define CONFIG_BOARD_LATE_INIT
  51. /*
  52. * Compressions
  53. */
  54. #define CONFIG_LZO
  55. /*
  56. * Hardware drivers
  57. */
  58. /*
  59. * Serial
  60. */
  61. #define CONFIG_SERIAL_MULTI
  62. #define CONFIG_SYS_NS16550
  63. #define CONFIG_SYS_NS16550_SERIAL
  64. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  65. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  66. #define CONFIG_SYS_NS16550_COM1 0xfffe1000 /* UART 0 */
  67. #define CONFIG_SYS_NS16550_COM2 0xfff50000 /* UART 2 */
  68. #define CONFIG_SYS_NS16550_COM3 0xfff51000 /* UART 3 */
  69. #define CONFIG_SYS_NS16550_COM4 0xfff43000 /* UART 4 */
  70. #define CONFIG_CONS_INDEX 4
  71. /*
  72. * Ethernet
  73. */
  74. #define CONFIG_SMC911X
  75. #define CONFIG_SMC911X_BASE 0x02000000
  76. #define CONFIG_SMC911X_16_BIT
  77. /*
  78. * Video
  79. */
  80. #define CONFIG_VIDEO
  81. #define CONFIG_VIDEO_MB86R0xGDC
  82. #define CONFIG_SYS_WHITE_ON_BLACK
  83. #define CONFIG_CFB_CONSOLE
  84. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  85. #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
  86. #define CONFIG_VIDEO_LOGO
  87. #define CONFIG_SPLASH_SCREEN
  88. #define CONFIG_SPLASH_SCREEN_ALIGN
  89. #define CONFIG_VIDEO_BMP_LOGO
  90. #define CONFIG_VIDEO_BMP_GZIP
  91. #define CONFIG_VIDEO_BMP_RLE8
  92. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (800*480 + 256*4 + 10*1024)
  93. #define VIDEO_FB_16BPP_WORD_SWAP
  94. #define VIDEO_KBD_INIT_FCT 0
  95. #define VIDEO_TSTC_FCT serial_tstc
  96. #define VIDEO_GETC_FCT serial_getc
  97. /*
  98. * BOOTP options
  99. */
  100. #define CONFIG_BOOTP_BOOTFILESIZE 1
  101. #define CONFIG_BOOTP_BOOTPATH 1
  102. #define CONFIG_BOOTP_GATEWAY 1
  103. #define CONFIG_BOOTP_HOSTNAME 1
  104. /*
  105. * Command line configuration.
  106. */
  107. #include <config_cmd_default.h>
  108. #undef CONFIG_CMD_BDI
  109. #undef CONFIG_CMD_FPGA
  110. #undef CONFIG_CMD_IMLS
  111. #undef CONFIG_CMD_LOADS
  112. #undef CONFIG_CMD_SOURCE
  113. #undef CONFIG_CMD_NFS
  114. #undef CONFIG_CMD_XIMG
  115. #define CONFIG_CMD_BMP
  116. #define CONFIG_CMD_CAN
  117. #define CONFIG_CMD_DHCP
  118. #define CONFIG_CMD_ELF
  119. #define CONFIG_CMD_FAT
  120. #define CONFIG_CMD_PING
  121. #define CONFIG_CMD_USB
  122. #define CONFIG_CMD_CACHE
  123. #define CONFIG_SYS_HUSH_PARSER
  124. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  125. /* USB */
  126. #define CONFIG_USB_OHCI_NEW
  127. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0xFFF81000
  128. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mb86r0x"
  129. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
  130. #define CONFIG_USB_STORAGE
  131. #define CONFIG_DOS_PARTITION
  132. /* SDRAM */
  133. #define CONFIG_NR_DRAM_BANKS 1
  134. #define PHYS_SDRAM 0x40000000 /* Start address of DDRRAM */
  135. #define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */
  136. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
  137. #define CONFIG_SYS_INIT_SP_ADDR 0x01008000
  138. /*
  139. * FLASH and environment organization
  140. */
  141. #define CONFIG_SYS_FLASH_BASE 0x10000000
  142. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  143. #define CONFIG_SYS_MAX_FLASH_SECT 256
  144. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  145. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  146. #define CONFIG_ENV_IS_IN_FLASH 1
  147. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  148. #define CONFIG_ENV_SIZE (128 * 1024)
  149. /*
  150. * CFI FLASH driver setup
  151. */
  152. #define CONFIG_SYS_FLASH_CFI 1
  153. #define CONFIG_FLASH_CFI_DRIVER 1
  154. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* ~10x faster */
  155. #define CONFIG_SYS_LOAD_ADDR 0x40000000 /* load address */
  156. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM + (512*1024))
  157. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM + PHYS_SDRAM_SIZE)
  158. #define CONFIG_BAUDRATE 115200
  159. #define CONFIG_SYS_BAUDRATE_TABLE {115200, 19200, 38400, 57600, 9600 }
  160. #define CONFIG_SYS_PROMPT "jade> "
  161. #define CONFIG_SYS_CBSIZE 256
  162. #define CONFIG_SYS_MAXARGS 16
  163. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  164. sizeof(CONFIG_SYS_PROMPT) + 16)
  165. #define CONFIG_SYS_LONGHELP 1
  166. #define CONFIG_CMDLINE_EDITING 1
  167. #define CONFIG_PREBOOT ""
  168. #define CONFIG_BOOTDELAY 5
  169. #define CONFIG_AUTOBOOT_KEYED
  170. #define CONFIG_AUTOBOOT_PROMPT "boot in %d s\n", bootdelay
  171. #define CONFIG_AUTOBOOT_DELAY_STR "delaygs"
  172. #define CONFIG_AUTOBOOT_STOP_STR "stopgs"
  173. /*
  174. * Size of malloc() pool
  175. */
  176. #define CONFIG_SYS_MALLOC_LEN (10 << 20)
  177. #define CONFIG_SYS_MEM_TOP_HIDE (4 << 20)
  178. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  179. /*
  180. * Clock reset generator init
  181. */
  182. #define CONFIG_SYS_CRG_CRHA_INIT 0xffff
  183. #define CONFIG_SYS_CRG_CRPA_INIT 0xffff
  184. #define CONFIG_SYS_CRG_CRPB_INIT 0xfffe
  185. #define CONFIG_SYS_CRG_CRHB_INIT 0xffff
  186. #define CONFIG_SYS_CRG_CRAM_INIT 0xffef
  187. /*
  188. * Memory controller settings
  189. */
  190. #define CONFIG_SYS_MEMC_MCFMODE0_INIT 0x00000001 /* 16bit */
  191. #define CONFIG_SYS_MEMC_MCFMODE2_INIT 0x00000001 /* 16bit */
  192. #define CONFIG_SYS_MEMC_MCFMODE4_INIT 0x00000021 /* 16bit, Page*/
  193. #define CONFIG_SYS_MEMC_MCFTIM0_INIT 0x16191008
  194. #define CONFIG_SYS_MEMC_MCFTIM2_INIT 0x03061008
  195. #define CONFIG_SYS_MEMC_MCFTIM4_INIT 0x03061804
  196. #define CONFIG_SYS_MEMC_MCFAREA0_INIT 0x000000c0 /* 0x0c000000 1MB */
  197. #define CONFIG_SYS_MEMC_MCFAREA2_INIT 0x00000020 /* 0x02000000 1MB */
  198. #define CONFIG_SYS_MEMC_MCFAREA4_INIT 0x001f0000 /* 0x10000000 32 MB */
  199. /*
  200. * DDR2 controller init settings
  201. */
  202. #define CONFIG_SYS_DDR2_DRIMS_INIT 0x5555
  203. #define CONFIG_SYS_CCNT_CDCRC_INIT_1 0x00000002
  204. #define CONFIG_SYS_CCNT_CDCRC_INIT_2 0x00000003
  205. #define CONFIG_SYS_DDR2_DRIC1_INIT 0x003f
  206. #define CONFIG_SYS_DDR2_DRIC2_INIT 0x0000
  207. #define CONFIG_SYS_DDR2_DRCA_INIT 0xc124 /* 512Mbit DDR2SDRAM x 2 */
  208. #define CONFIG_SYS_DDR2_DRCM_INIT 0x0032
  209. #define CONFIG_SYS_DDR2_DRCST1_INIT 0x3418
  210. #define CONFIG_SYS_DDR2_DRCST2_INIT 0x6e32
  211. #define CONFIG_SYS_DDR2_DRCR_INIT 0x0141
  212. #define CONFIG_SYS_DDR2_DRCF_INIT 0x0002
  213. #define CONFIG_SYS_DDR2_DRASR_INIT 0x0001
  214. #define CONFIG_SYS_DDR2_DROBS_INIT 0x0001
  215. #define CONFIG_SYS_DDR2_DROABA_INIT 0x0103
  216. #define CONFIG_SYS_DDR2_DRIBSODT1_INIT 0x003F
  217. #define CONFIG_SYS_DDR2_DROS_INIT 0x0001
  218. /*
  219. * DRAM init sequence
  220. */
  221. /* PALL Command */
  222. #define CONFIG_SYS_DDR2_INIT_DRIC1_1 0x0017
  223. #define CONFIG_SYS_DDR2_INIT_DRIC2_1 0x0400
  224. /* EMR(2) command */
  225. #define CONFIG_SYS_DDR2_INIT_DRIC1_2 0x0006
  226. #define CONFIG_SYS_DDR2_INIT_DRIC2_2 0x0000
  227. /* EMR(3) command */
  228. #define CONFIG_SYS_DDR2_INIT_DRIC1_3 0x0007
  229. #define CONFIG_SYS_DDR2_INIT_DRIC2_3 0x0000
  230. /* EMR(1) command */
  231. #define CONFIG_SYS_DDR2_INIT_DRIC1_4 0x0005
  232. #define CONFIG_SYS_DDR2_INIT_DRIC2_4 0x0000
  233. /* MRS command */
  234. #define CONFIG_SYS_DDR2_INIT_DRIC1_5 0x0004
  235. #define CONFIG_SYS_DDR2_INIT_DRIC2_5 0x0532
  236. /* PALL command */
  237. #define CONFIG_SYS_DDR2_INIT_DRIC1_6 0x0017
  238. #define CONFIG_SYS_DDR2_INIT_DRIC2_6 0x0400
  239. /* REF command 1 */
  240. #define CONFIG_SYS_DDR2_INIT_DRIC1_7 0x000f
  241. #define CONFIG_SYS_DDR2_INIT_DRIC2_7 0x0000
  242. /* MRS command */
  243. #define CONFIG_SYS_DDR2_INIT_DRIC1_8 0x0004
  244. #define CONFIG_SYS_DDR2_INIT_DRIC2_8 0x0432
  245. /* EMR(1) command */
  246. #define CONFIG_SYS_DDR2_INIT_DRIC1_9 0x0005
  247. #define CONFIG_SYS_DDR2_INIT_DRIC2_9 0x0380
  248. /* EMR(1) command */
  249. #define CONFIG_SYS_DDR2_INIT_DRIC1_10 0x0005
  250. #define CONFIG_SYS_DDR2_INIT_DRIC2_10 0x0002
  251. #ifdef CONFIG_USE_IRQ
  252. #error CONFIG_USE_IRQ not supported
  253. #endif
  254. #endif /* __CONFIG_H */