CPU86.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_CPU86 1 /* ...on a CPU86 board */
  34. #define CONFIG_CPM2 1 /* Has a CPM2 */
  35. /*
  36. * select serial console configuration
  37. *
  38. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  39. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  40. * for SCC).
  41. *
  42. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  43. * defined elsewhere (for example, on the cogent platform, there are serial
  44. * ports on the motherboard which are used for the serial console - see
  45. * cogent/cma101/serial.[ch]).
  46. */
  47. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  48. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  49. #undef CONFIG_CONS_NONE /* define if console on something else*/
  50. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  51. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  52. #define CONFIG_BAUDRATE 230400
  53. #else
  54. #define CONFIG_BAUDRATE 9600
  55. #endif
  56. /*
  57. * select ethernet configuration
  58. *
  59. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  60. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  61. * for FCC)
  62. *
  63. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  64. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  65. * from CONFIG_COMMANDS to remove support for networking.
  66. *
  67. */
  68. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  69. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  70. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  71. #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
  72. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  73. /*
  74. * - Rx-CLK is CLK11
  75. * - Tx-CLK is CLK12
  76. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  77. * - Enable Full Duplex in FSMR
  78. */
  79. # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  80. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
  81. # define CFG_CPMFCR_RAMTYPE 0
  82. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  83. #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  84. /*
  85. * - Rx-CLK is CLK13
  86. * - Tx-CLK is CLK14
  87. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  88. * - Enable Full Duplex in FSMR
  89. */
  90. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  91. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  92. # define CFG_CPMFCR_RAMTYPE 0
  93. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  94. #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
  95. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  96. #define CONFIG_8260_CLKIN 64000000 /* in Hz */
  97. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  98. #define CONFIG_PREBOOT \
  99. "echo; " \
  100. "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
  101. "echo"
  102. #undef CONFIG_BOOTARGS
  103. #define CONFIG_BOOTCOMMAND \
  104. "bootp; " \
  105. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  106. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  107. "bootm"
  108. /*-----------------------------------------------------------------------
  109. * I2C/EEPROM/RTC configuration
  110. */
  111. #define CONFIG_SOFT_I2C /* Software I2C support enabled */
  112. # define CFG_I2C_SPEED 50000
  113. # define CFG_I2C_SLAVE 0xFE
  114. /*
  115. * Software (bit-bang) I2C driver configuration
  116. */
  117. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  118. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  119. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  120. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  121. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  122. else iop->pdat &= ~0x00010000
  123. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  124. else iop->pdat &= ~0x00020000
  125. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  126. #define CONFIG_RTC_PCF8563
  127. #define CFG_I2C_RTC_ADDR 0x51
  128. #undef CONFIG_WATCHDOG /* watchdog disabled */
  129. /*-----------------------------------------------------------------------
  130. * Disk-On-Chip configuration
  131. */
  132. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  133. #define CFG_DOC_SUPPORT_2000
  134. #define CFG_DOC_SUPPORT_MILLENNIUM
  135. /*-----------------------------------------------------------------------
  136. * Miscellaneous configuration options
  137. */
  138. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  139. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  140. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  141. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  142. CFG_CMD_BEDBUG | \
  143. CFG_CMD_DATE | \
  144. CFG_CMD_DHCP | \
  145. CFG_CMD_DOC | \
  146. CFG_CMD_EEPROM | \
  147. CFG_CMD_I2C | \
  148. CFG_CMD_NFS | \
  149. CFG_CMD_SNTP )
  150. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  151. #include <cmd_confdefs.h>
  152. /*
  153. * Miscellaneous configurable options
  154. */
  155. #define CFG_LONGHELP /* undef to save memory */
  156. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  157. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  158. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  159. #else
  160. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  161. #endif
  162. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  163. #define CFG_MAXARGS 16 /* max number of command args */
  164. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  165. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  166. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  167. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  168. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  169. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  170. #define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
  171. /*
  172. * For booting Linux, the board info and command line data
  173. * have to be in the first 8 MB of memory, since this is
  174. * the maximum mapped by the Linux kernel during initialization.
  175. */
  176. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  177. /*-----------------------------------------------------------------------
  178. * Flash configuration
  179. */
  180. #define CFG_BOOTROM_BASE 0xFF800000
  181. #define CFG_BOOTROM_SIZE 0x00080000
  182. #define CFG_FLASH_BASE 0xFF000000
  183. #define CFG_FLASH_SIZE 0x00800000
  184. /*-----------------------------------------------------------------------
  185. * FLASH organization
  186. */
  187. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  188. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  189. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  190. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  191. /*-----------------------------------------------------------------------
  192. * Other areas to be mapped
  193. */
  194. /* CS3: Dual ported SRAM */
  195. #define CFG_DPSRAM_BASE 0x40000000
  196. #define CFG_DPSRAM_SIZE 0x00020000
  197. /* CS4: DiskOnChip */
  198. #define CFG_DOC_BASE 0xF4000000
  199. #define CFG_DOC_SIZE 0x00100000
  200. /* CS5: FDC37C78 controller */
  201. #define CFG_FDC37C78_BASE 0xF1000000
  202. #define CFG_FDC37C78_SIZE 0x00100000
  203. /* CS6: Board configuration registers */
  204. #define CFG_BCRS_BASE 0xF2000000
  205. #define CFG_BCRS_SIZE 0x00010000
  206. /* CS7: VME Extended Access Range */
  207. #define CFG_VMEEAR_BASE 0x80000000
  208. #define CFG_VMEEAR_SIZE 0x01000000
  209. /* CS8: VME Standard Access Range */
  210. #define CFG_VMESAR_BASE 0xFE000000
  211. #define CFG_VMESAR_SIZE 0x01000000
  212. /* CS9: VME Short I/O Access Range */
  213. #define CFG_VMESIOAR_BASE 0xFD000000
  214. #define CFG_VMESIOAR_SIZE 0x01000000
  215. /*-----------------------------------------------------------------------
  216. * Hard Reset Configuration Words
  217. *
  218. * if you change bits in the HRCW, you must also change the CFG_*
  219. * defines for the various registers affected by the HRCW e.g. changing
  220. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  221. */
  222. #if defined(CONFIG_BOOT_ROM)
  223. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
  224. HRCW_BPS01 | HRCW_CS10PC01)
  225. #else
  226. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
  227. #endif
  228. /* no slaves so just fill with zeros */
  229. #define CFG_HRCW_SLAVE1 0
  230. #define CFG_HRCW_SLAVE2 0
  231. #define CFG_HRCW_SLAVE3 0
  232. #define CFG_HRCW_SLAVE4 0
  233. #define CFG_HRCW_SLAVE5 0
  234. #define CFG_HRCW_SLAVE6 0
  235. #define CFG_HRCW_SLAVE7 0
  236. /*-----------------------------------------------------------------------
  237. * Internal Memory Mapped Register
  238. */
  239. #define CFG_IMMR 0xF0000000
  240. /*-----------------------------------------------------------------------
  241. * Definitions for initial stack pointer and data area (in DPRAM)
  242. */
  243. #define CFG_INIT_RAM_ADDR CFG_IMMR
  244. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  245. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  246. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  247. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  248. /*-----------------------------------------------------------------------
  249. * Start addresses for the final memory configuration
  250. * (Set up by the startup code)
  251. * Please note that CFG_SDRAM_BASE _must_ start at 0
  252. *
  253. * 60x SDRAM is mapped at CFG_SDRAM_BASE.
  254. */
  255. #define CFG_SDRAM_BASE 0x00000000
  256. #define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  257. #define CFG_MONITOR_BASE TEXT_BASE
  258. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  259. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  260. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  261. # define CFG_RAMBOOT
  262. #endif
  263. #if 0
  264. /* environment is in Flash */
  265. #define CFG_ENV_IS_IN_FLASH 1
  266. #ifdef CONFIG_BOOT_ROM
  267. # define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
  268. # define CFG_ENV_SIZE 0x10000
  269. # define CFG_ENV_SECT_SIZE 0x10000
  270. #endif
  271. #else
  272. /* environment is in EEPROM */
  273. #define CFG_ENV_IS_IN_EEPROM 1
  274. #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
  275. #define CFG_I2C_EEPROM_ADDR_LEN 1
  276. /* mask of address bits that overflow into the "EEPROM chip address" */
  277. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  278. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  279. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  280. #define CFG_ENV_OFFSET 512
  281. #define CFG_ENV_SIZE (2048 - 512)
  282. #endif
  283. /*
  284. * Internal Definitions
  285. *
  286. * Boot Flags
  287. */
  288. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  289. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  290. /*-----------------------------------------------------------------------
  291. * Cache Configuration
  292. */
  293. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  294. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  295. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  296. #endif
  297. /*-----------------------------------------------------------------------
  298. * HIDx - Hardware Implementation-dependent Registers 2-11
  299. *-----------------------------------------------------------------------
  300. * HID0 also contains cache control - initially enable both caches and
  301. * invalidate contents, then the final state leaves only the instruction
  302. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  303. * but Soft reset does not.
  304. *
  305. * HID1 has only read-only information - nothing to set.
  306. */
  307. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
  308. HID0_DCI|HID0_IFEM|HID0_ABE)
  309. #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
  310. #define CFG_HID2 0
  311. /*-----------------------------------------------------------------------
  312. * RMR - Reset Mode Register 5-5
  313. *-----------------------------------------------------------------------
  314. * turn on Checkstop Reset Enable
  315. */
  316. #define CFG_RMR RMR_CSRE
  317. /*-----------------------------------------------------------------------
  318. * BCR - Bus Configuration 4-25
  319. *-----------------------------------------------------------------------
  320. */
  321. #define BCR_APD01 0x10000000
  322. #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  323. /*-----------------------------------------------------------------------
  324. * SIUMCR - SIU Module Configuration 4-31
  325. *-----------------------------------------------------------------------
  326. */
  327. #define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
  328. SIUMCR_CS10PC01|SIUMCR_BCTLC10)
  329. /*-----------------------------------------------------------------------
  330. * SYPCR - System Protection Control 4-35
  331. * SYPCR can only be written once after reset!
  332. *-----------------------------------------------------------------------
  333. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  334. */
  335. #if defined(CONFIG_WATCHDOG)
  336. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  337. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  338. #else
  339. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  340. SYPCR_SWRI|SYPCR_SWP)
  341. #endif /* CONFIG_WATCHDOG */
  342. /*-----------------------------------------------------------------------
  343. * TMCNTSC - Time Counter Status and Control 4-40
  344. *-----------------------------------------------------------------------
  345. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  346. * and enable Time Counter
  347. */
  348. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  349. /*-----------------------------------------------------------------------
  350. * PISCR - Periodic Interrupt Status and Control 4-42
  351. *-----------------------------------------------------------------------
  352. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  353. * Periodic timer
  354. */
  355. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  356. /*-----------------------------------------------------------------------
  357. * SCCR - System Clock Control 9-8
  358. *-----------------------------------------------------------------------
  359. * Ensure DFBRG is Divide by 16
  360. */
  361. #define CFG_SCCR SCCR_DFBRG01
  362. /*-----------------------------------------------------------------------
  363. * RCCR - RISC Controller Configuration 13-7
  364. *-----------------------------------------------------------------------
  365. */
  366. #define CFG_RCCR 0
  367. #define CFG_MIN_AM_MASK 0xC0000000
  368. /*-----------------------------------------------------------------------
  369. * MPTPR - Memory Refresh Timer Prescaler Register 10-18
  370. *-----------------------------------------------------------------------
  371. */
  372. #define CFG_MPTPR 0x1F00
  373. /*-----------------------------------------------------------------------
  374. * PSRT - Refresh Timer Register 10-16
  375. *-----------------------------------------------------------------------
  376. */
  377. #define CFG_PSRT 0x0f
  378. /*-----------------------------------------------------------------------
  379. * PSRT - SDRAM Mode Register 10-10
  380. *-----------------------------------------------------------------------
  381. */
  382. /* SDRAM initialization values for 8-column chips
  383. */
  384. #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
  385. ORxS_BPD_4 |\
  386. ORxS_ROWST_PBI0_A9 |\
  387. ORxS_NUMR_12)
  388. #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
  389. PSDMR_BSMA_A14_A16 |\
  390. PSDMR_SDA10_PBI0_A10 |\
  391. PSDMR_RFRC_7_CLK |\
  392. PSDMR_PRETOACT_2W |\
  393. PSDMR_ACTTORW_1W |\
  394. PSDMR_LDOTOPRE_1C |\
  395. PSDMR_WRC_1C |\
  396. PSDMR_CL_2)
  397. /* SDRAM initialization values for 9-column chips
  398. */
  399. #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
  400. ORxS_BPD_4 |\
  401. ORxS_ROWST_PBI0_A7 |\
  402. ORxS_NUMR_13)
  403. #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
  404. PSDMR_BSMA_A13_A15 |\
  405. PSDMR_SDA10_PBI0_A9 |\
  406. PSDMR_RFRC_7_CLK |\
  407. PSDMR_PRETOACT_2W |\
  408. PSDMR_ACTTORW_1W |\
  409. PSDMR_LDOTOPRE_1C |\
  410. PSDMR_WRC_1C |\
  411. PSDMR_CL_2)
  412. /*
  413. * Init Memory Controller:
  414. *
  415. * Bank Bus Machine PortSz Device
  416. * ---- --- ------- ------ ------
  417. * 0 60x GPCM 8 bit Boot ROM
  418. * 1 60x GPCM 64 bit FLASH
  419. * 2 60x SDRAM 64 bit SDRAM
  420. *
  421. */
  422. #define CFG_MRS_OFFS 0x00000000
  423. #ifdef CONFIG_BOOT_ROM
  424. /* Bank 0 - Boot ROM
  425. */
  426. #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  427. BRx_PS_8 |\
  428. BRx_MS_GPCM_P |\
  429. BRx_V)
  430. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  431. ORxG_CSNT |\
  432. ORxG_ACS_DIV1 |\
  433. ORxG_SCY_3_CLK |\
  434. ORxU_EHTR_8IDLE)
  435. /* Bank 1 - FLASH
  436. */
  437. #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  438. BRx_PS_64 |\
  439. BRx_MS_GPCM_P |\
  440. BRx_V)
  441. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  442. ORxG_CSNT |\
  443. ORxG_ACS_DIV1 |\
  444. ORxG_SCY_3_CLK |\
  445. ORxU_EHTR_8IDLE)
  446. #else /* CONFIG_BOOT_ROM */
  447. /* Bank 0 - FLASH
  448. */
  449. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  450. BRx_PS_64 |\
  451. BRx_MS_GPCM_P |\
  452. BRx_V)
  453. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  454. ORxG_CSNT |\
  455. ORxG_ACS_DIV1 |\
  456. ORxG_SCY_3_CLK |\
  457. ORxU_EHTR_8IDLE)
  458. /* Bank 1 - Boot ROM
  459. */
  460. #define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  461. BRx_PS_8 |\
  462. BRx_MS_GPCM_P |\
  463. BRx_V)
  464. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  465. ORxG_CSNT |\
  466. ORxG_ACS_DIV1 |\
  467. ORxG_SCY_3_CLK |\
  468. ORxU_EHTR_8IDLE)
  469. #endif /* CONFIG_BOOT_ROM */
  470. /* Bank 2 - 60x bus SDRAM
  471. */
  472. #ifndef CFG_RAMBOOT
  473. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  474. BRx_PS_64 |\
  475. BRx_MS_SDRAM_P |\
  476. BRx_V)
  477. #define CFG_OR2_PRELIM CFG_OR2_9COL
  478. #define CFG_PSDMR CFG_PSDMR_9COL
  479. #endif /* CFG_RAMBOOT */
  480. /* Bank 3 - Dual Ported SRAM
  481. */
  482. #define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
  483. BRx_PS_16 |\
  484. BRx_MS_GPCM_P |\
  485. BRx_V)
  486. #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
  487. ORxG_CSNT |\
  488. ORxG_ACS_DIV1 |\
  489. ORxG_SCY_5_CLK |\
  490. ORxG_SETA)
  491. /* Bank 4 - DiskOnChip
  492. */
  493. #define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
  494. BRx_PS_8 |\
  495. BRx_MS_GPCM_P |\
  496. BRx_V)
  497. #define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
  498. ORxG_ACS_DIV2 |\
  499. ORxG_SCY_5_CLK |\
  500. ORxU_EHTR_8IDLE)
  501. /* Bank 5 - FDC37C78 controller
  502. */
  503. #define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
  504. BRx_PS_8 |\
  505. BRx_MS_GPCM_P |\
  506. BRx_V)
  507. #define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
  508. ORxG_ACS_DIV2 |\
  509. ORxG_SCY_8_CLK |\
  510. ORxU_EHTR_8IDLE)
  511. /* Bank 6 - Board control registers
  512. */
  513. #define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
  514. BRx_PS_8 |\
  515. BRx_MS_GPCM_P |\
  516. BRx_V)
  517. #define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
  518. ORxG_CSNT |\
  519. ORxG_SCY_5_CLK)
  520. /* Bank 7 - VME Extended Access Range
  521. */
  522. #define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
  523. BRx_PS_32 |\
  524. BRx_MS_GPCM_P |\
  525. BRx_V)
  526. #define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
  527. ORxG_CSNT |\
  528. ORxG_ACS_DIV1 |\
  529. ORxG_SCY_5_CLK |\
  530. ORxG_SETA)
  531. /* Bank 8 - VME Standard Access Range
  532. */
  533. #define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
  534. BRx_PS_16 |\
  535. BRx_MS_GPCM_P |\
  536. BRx_V)
  537. #define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
  538. ORxG_CSNT |\
  539. ORxG_ACS_DIV1 |\
  540. ORxG_SCY_5_CLK |\
  541. ORxG_SETA)
  542. /* Bank 9 - VME Short I/O Access Range
  543. */
  544. #define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
  545. BRx_PS_16 |\
  546. BRx_MS_GPCM_P |\
  547. BRx_V)
  548. #define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
  549. ORxG_CSNT |\
  550. ORxG_ACS_DIV1 |\
  551. ORxG_SCY_5_CLK |\
  552. ORxG_SETA)
  553. #endif /* __CONFIG_H */