smdk5250.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <fdtdec.h>
  24. #include <asm/io.h>
  25. #include <errno.h>
  26. #include <i2c.h>
  27. #include <lcd.h>
  28. #include <netdev.h>
  29. #include <spi.h>
  30. #include <asm/arch/cpu.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/mmc.h>
  33. #include <asm/arch/pinmux.h>
  34. #include <asm/arch/power.h>
  35. #include <asm/arch/sromc.h>
  36. #include <asm/arch/dp_info.h>
  37. #include <power/pmic.h>
  38. #include <power/max77686_pmic.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. #ifdef CONFIG_USB_EHCI_EXYNOS
  41. int board_usb_vbus_init(void)
  42. {
  43. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  44. samsung_get_base_gpio_part1();
  45. /* Enable VBUS power switch */
  46. s5p_gpio_direction_output(&gpio1->x2, 6, 1);
  47. /* VBUS turn ON time */
  48. mdelay(3);
  49. return 0;
  50. }
  51. #endif
  52. int board_init(void)
  53. {
  54. gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
  55. #ifdef CONFIG_EXYNOS_SPI
  56. spi_init();
  57. #endif
  58. #ifdef CONFIG_USB_EHCI_EXYNOS
  59. board_usb_vbus_init();
  60. #endif
  61. return 0;
  62. }
  63. int dram_init(void)
  64. {
  65. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE)
  66. + get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE)
  67. + get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE)
  68. + get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE)
  69. + get_ram_size((long *)PHYS_SDRAM_5, PHYS_SDRAM_7_SIZE)
  70. + get_ram_size((long *)PHYS_SDRAM_6, PHYS_SDRAM_7_SIZE)
  71. + get_ram_size((long *)PHYS_SDRAM_7, PHYS_SDRAM_7_SIZE)
  72. + get_ram_size((long *)PHYS_SDRAM_8, PHYS_SDRAM_8_SIZE);
  73. return 0;
  74. }
  75. #if defined(CONFIG_POWER)
  76. static int pmic_reg_update(struct pmic *p, int reg, uint regval)
  77. {
  78. u32 val;
  79. int ret = 0;
  80. ret = pmic_reg_read(p, reg, &val);
  81. if (ret) {
  82. debug("%s: PMIC %d register read failed\n", __func__, reg);
  83. return -1;
  84. }
  85. val |= regval;
  86. ret = pmic_reg_write(p, reg, val);
  87. if (ret) {
  88. debug("%s: PMIC %d register write failed\n", __func__, reg);
  89. return -1;
  90. }
  91. return 0;
  92. }
  93. int power_init_board(void)
  94. {
  95. struct pmic *p;
  96. set_ps_hold_ctrl();
  97. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  98. if (pmic_init(I2C_PMIC))
  99. return -1;
  100. p = pmic_get("MAX77686_PMIC");
  101. if (!p)
  102. return -ENODEV;
  103. if (pmic_probe(p))
  104. return -1;
  105. if (pmic_reg_update(p, MAX77686_REG_PMIC_32KHZ, MAX77686_32KHCP_EN))
  106. return -1;
  107. if (pmic_reg_update(p, MAX77686_REG_PMIC_BBAT,
  108. MAX77686_BBCHOSTEN | MAX77686_BBCVS_3_5V))
  109. return -1;
  110. /* VDD_MIF */
  111. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK1OUT,
  112. MAX77686_BUCK1OUT_1V)) {
  113. debug("%s: PMIC %d register write failed\n", __func__,
  114. MAX77686_REG_PMIC_BUCK1OUT);
  115. return -1;
  116. }
  117. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK1CRTL,
  118. MAX77686_BUCK1CTRL_EN))
  119. return -1;
  120. /* VDD_ARM */
  121. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK2DVS1,
  122. MAX77686_BUCK2DVS1_1_3V)) {
  123. debug("%s: PMIC %d register write failed\n", __func__,
  124. MAX77686_REG_PMIC_BUCK2DVS1);
  125. return -1;
  126. }
  127. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK2CTRL1,
  128. MAX77686_BUCK2CTRL_ON))
  129. return -1;
  130. /* VDD_INT */
  131. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK3DVS1,
  132. MAX77686_BUCK3DVS1_1_0125V)) {
  133. debug("%s: PMIC %d register write failed\n", __func__,
  134. MAX77686_REG_PMIC_BUCK3DVS1);
  135. return -1;
  136. }
  137. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK3CTRL,
  138. MAX77686_BUCK3CTRL_ON))
  139. return -1;
  140. /* VDD_G3D */
  141. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK4DVS1,
  142. MAX77686_BUCK4DVS1_1_2V)) {
  143. debug("%s: PMIC %d register write failed\n", __func__,
  144. MAX77686_REG_PMIC_BUCK4DVS1);
  145. return -1;
  146. }
  147. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK4CTRL1,
  148. MAX77686_BUCK3CTRL_ON))
  149. return -1;
  150. /* VDD_LDO2 */
  151. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO2CTRL1,
  152. MAX77686_LD02CTRL1_1_5V | EN_LDO))
  153. return -1;
  154. /* VDD_LDO3 */
  155. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO3CTRL1,
  156. MAX77686_LD03CTRL1_1_8V | EN_LDO))
  157. return -1;
  158. /* VDD_LDO5 */
  159. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO5CTRL1,
  160. MAX77686_LD05CTRL1_1_8V | EN_LDO))
  161. return -1;
  162. /* VDD_LDO10 */
  163. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO10CTRL1,
  164. MAX77686_LD10CTRL1_1_8V | EN_LDO))
  165. return -1;
  166. return 0;
  167. }
  168. #endif
  169. void dram_init_banksize(void)
  170. {
  171. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  172. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  173. PHYS_SDRAM_1_SIZE);
  174. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  175. gd->bd->bi_dram[1].size = get_ram_size((long *)PHYS_SDRAM_2,
  176. PHYS_SDRAM_2_SIZE);
  177. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  178. gd->bd->bi_dram[2].size = get_ram_size((long *)PHYS_SDRAM_3,
  179. PHYS_SDRAM_3_SIZE);
  180. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  181. gd->bd->bi_dram[3].size = get_ram_size((long *)PHYS_SDRAM_4,
  182. PHYS_SDRAM_4_SIZE);
  183. gd->bd->bi_dram[4].start = PHYS_SDRAM_5;
  184. gd->bd->bi_dram[4].size = get_ram_size((long *)PHYS_SDRAM_5,
  185. PHYS_SDRAM_5_SIZE);
  186. gd->bd->bi_dram[5].start = PHYS_SDRAM_6;
  187. gd->bd->bi_dram[5].size = get_ram_size((long *)PHYS_SDRAM_6,
  188. PHYS_SDRAM_6_SIZE);
  189. gd->bd->bi_dram[6].start = PHYS_SDRAM_7;
  190. gd->bd->bi_dram[6].size = get_ram_size((long *)PHYS_SDRAM_7,
  191. PHYS_SDRAM_7_SIZE);
  192. gd->bd->bi_dram[7].start = PHYS_SDRAM_8;
  193. gd->bd->bi_dram[7].size = get_ram_size((long *)PHYS_SDRAM_8,
  194. PHYS_SDRAM_8_SIZE);
  195. }
  196. #ifdef CONFIG_OF_CONTROL
  197. static int decode_sromc(const void *blob, struct fdt_sromc *config)
  198. {
  199. int err;
  200. int node;
  201. node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS5_SROMC);
  202. if (node < 0) {
  203. debug("Could not find SROMC node\n");
  204. return node;
  205. }
  206. config->bank = fdtdec_get_int(blob, node, "bank", 0);
  207. config->width = fdtdec_get_int(blob, node, "width", 2);
  208. err = fdtdec_get_int_array(blob, node, "srom-timing", config->timing,
  209. FDT_SROM_TIMING_COUNT);
  210. if (err < 0) {
  211. debug("Could not decode SROMC configuration\n");
  212. return -FDT_ERR_NOTFOUND;
  213. }
  214. return 0;
  215. }
  216. #endif
  217. int board_eth_init(bd_t *bis)
  218. {
  219. #ifdef CONFIG_SMC911X
  220. u32 smc_bw_conf, smc_bc_conf;
  221. struct fdt_sromc config;
  222. fdt_addr_t base_addr;
  223. int node;
  224. #ifdef CONFIG_OF_CONTROL
  225. node = decode_sromc(gd->fdt_blob, &config);
  226. if (node < 0) {
  227. debug("%s: Could not find sromc configuration\n", __func__);
  228. return 0;
  229. }
  230. node = fdtdec_next_compatible(gd->fdt_blob, node, COMPAT_SMSC_LAN9215);
  231. if (node < 0) {
  232. debug("%s: Could not find lan9215 configuration\n", __func__);
  233. return 0;
  234. }
  235. /* We now have a node, so any problems from now on are errors */
  236. base_addr = fdtdec_get_addr(gd->fdt_blob, node, "reg");
  237. if (base_addr == FDT_ADDR_T_NONE) {
  238. debug("%s: Could not find lan9215 address\n", __func__);
  239. return -1;
  240. }
  241. #else
  242. /* Non-FDT configuration - bank number and timing parameters*/
  243. config.bank = CONFIG_ENV_SROM_BANK;
  244. config.width = 2;
  245. config.timing[FDT_SROM_TACS] = 0x01;
  246. config.timing[FDT_SROM_TCOS] = 0x01;
  247. config.timing[FDT_SROM_TACC] = 0x06;
  248. config.timing[FDT_SROM_TCOH] = 0x01;
  249. config.timing[FDT_SROM_TAH] = 0x0C;
  250. config.timing[FDT_SROM_TACP] = 0x09;
  251. config.timing[FDT_SROM_PMC] = 0x01;
  252. base_addr = CONFIG_SMC911X_BASE;
  253. #endif
  254. /* Ethernet needs data bus width of 16 bits */
  255. if (config.width != 2) {
  256. debug("%s: Unsupported bus width %d\n", __func__,
  257. config.width);
  258. return -1;
  259. }
  260. smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
  261. | SROMC_BYTE_ENABLE(config.bank);
  262. smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |\
  263. SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |\
  264. SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |\
  265. SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |\
  266. SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |\
  267. SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |\
  268. SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
  269. /* Select and configure the SROMC bank */
  270. exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
  271. s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
  272. return smc911x_initialize(0, base_addr);
  273. #endif
  274. return 0;
  275. }
  276. #ifdef CONFIG_DISPLAY_BOARDINFO
  277. int checkboard(void)
  278. {
  279. printf("\nBoard: SMDK5250\n");
  280. return 0;
  281. }
  282. #endif
  283. #ifdef CONFIG_GENERIC_MMC
  284. int board_mmc_init(bd_t *bis)
  285. {
  286. int err;
  287. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  288. if (err) {
  289. debug("SDMMC0 not configured\n");
  290. return err;
  291. }
  292. err = s5p_mmc_init(0, 8);
  293. return err;
  294. }
  295. #endif
  296. static int board_uart_init(void)
  297. {
  298. int err;
  299. err = exynos_pinmux_config(PERIPH_ID_UART0, PINMUX_FLAG_NONE);
  300. if (err) {
  301. debug("UART0 not configured\n");
  302. return err;
  303. }
  304. err = exynos_pinmux_config(PERIPH_ID_UART1, PINMUX_FLAG_NONE);
  305. if (err) {
  306. debug("UART1 not configured\n");
  307. return err;
  308. }
  309. err = exynos_pinmux_config(PERIPH_ID_UART2, PINMUX_FLAG_NONE);
  310. if (err) {
  311. debug("UART2 not configured\n");
  312. return err;
  313. }
  314. err = exynos_pinmux_config(PERIPH_ID_UART3, PINMUX_FLAG_NONE);
  315. if (err) {
  316. debug("UART3 not configured\n");
  317. return err;
  318. }
  319. return 0;
  320. }
  321. #ifdef CONFIG_BOARD_EARLY_INIT_F
  322. int board_early_init_f(void)
  323. {
  324. int err;
  325. err = board_uart_init();
  326. if (err) {
  327. debug("UART init failed\n");
  328. return err;
  329. }
  330. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  331. board_i2c_init(gd->fdt_blob);
  332. #endif
  333. return err;
  334. }
  335. #endif
  336. #ifdef CONFIG_LCD
  337. void cfg_lcd_gpio(void)
  338. {
  339. struct exynos5_gpio_part1 *gpio1 =
  340. (struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1();
  341. /* For Backlight */
  342. s5p_gpio_cfg_pin(&gpio1->b2, 0, GPIO_OUTPUT);
  343. s5p_gpio_set_value(&gpio1->b2, 0, 1);
  344. /* LCD power on */
  345. s5p_gpio_cfg_pin(&gpio1->x1, 5, GPIO_OUTPUT);
  346. s5p_gpio_set_value(&gpio1->x1, 5, 1);
  347. /* Set Hotplug detect for DP */
  348. s5p_gpio_cfg_pin(&gpio1->x0, 7, GPIO_FUNC(0x3));
  349. }
  350. vidinfo_t panel_info = {
  351. .vl_freq = 60,
  352. .vl_col = 2560,
  353. .vl_row = 1600,
  354. .vl_width = 2560,
  355. .vl_height = 1600,
  356. .vl_clkp = CONFIG_SYS_LOW,
  357. .vl_hsp = CONFIG_SYS_LOW,
  358. .vl_vsp = CONFIG_SYS_LOW,
  359. .vl_dp = CONFIG_SYS_LOW,
  360. .vl_bpix = 4, /* LCD_BPP = 2^4, for output conosle on LCD */
  361. /* wDP panel timing infomation */
  362. .vl_hspw = 32,
  363. .vl_hbpd = 80,
  364. .vl_hfpd = 48,
  365. .vl_vspw = 6,
  366. .vl_vbpd = 37,
  367. .vl_vfpd = 3,
  368. .vl_cmd_allow_len = 0xf,
  369. .win_id = 3,
  370. .cfg_gpio = cfg_lcd_gpio,
  371. .backlight_on = NULL,
  372. .lcd_power_on = NULL,
  373. .reset_lcd = NULL,
  374. .dual_lcd_enabled = 0,
  375. .init_delay = 0,
  376. .power_on_delay = 0,
  377. .reset_delay = 0,
  378. .interface_mode = FIMD_RGB_INTERFACE,
  379. .dp_enabled = 1,
  380. };
  381. static struct edp_device_info edp_info = {
  382. .disp_info = {
  383. .h_res = 2560,
  384. .h_sync_width = 32,
  385. .h_back_porch = 80,
  386. .h_front_porch = 48,
  387. .v_res = 1600,
  388. .v_sync_width = 6,
  389. .v_back_porch = 37,
  390. .v_front_porch = 3,
  391. .v_sync_rate = 60,
  392. },
  393. .lt_info = {
  394. .lt_status = DP_LT_NONE,
  395. },
  396. .video_info = {
  397. .master_mode = 0,
  398. .bist_mode = DP_DISABLE,
  399. .bist_pattern = NO_PATTERN,
  400. .h_sync_polarity = 0,
  401. .v_sync_polarity = 0,
  402. .interlaced = 0,
  403. .color_space = COLOR_RGB,
  404. .dynamic_range = VESA,
  405. .ycbcr_coeff = COLOR_YCBCR601,
  406. .color_depth = COLOR_8,
  407. },
  408. };
  409. static struct exynos_dp_platform_data dp_platform_data = {
  410. .phy_enable = set_dp_phy_ctrl,
  411. .edp_dev_info = &edp_info,
  412. };
  413. void init_panel_info(vidinfo_t *vid)
  414. {
  415. vid->rgb_mode = MODE_RGB_P,
  416. exynos_set_dp_platform_data(&dp_platform_data);
  417. }
  418. #endif