luan.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * (C) Copyright 2005
  3. * John Otken, jotken@softadvances.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. #include <asm/ppc4xx-isram.h>
  28. #include <spd_sdram.h>
  29. #include "epld.h"
  30. DECLARE_GLOBAL_DATA_PTR;
  31. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  32. /*************************************************************************
  33. * int board_early_init_f()
  34. *
  35. ************************************************************************/
  36. int board_early_init_f(void)
  37. {
  38. u32 mfr;
  39. mtebc( pb0ap, 0x03800000 ); /* set chip selects */
  40. mtebc( pb0cr, 0xffc58000 ); /* ebc0_b0cr, 4MB at 0xffc00000 CS0 */
  41. mtebc( pb1ap, 0x03800000 );
  42. mtebc( pb1cr, 0xff018000 ); /* ebc0_b1cr, 1MB at 0xff000000 CS1 */
  43. mtebc( pb2ap, 0x03800000 );
  44. mtebc( pb2cr, 0xff838000 ); /* ebc0_b2cr, 2MB at 0xff800000 CS2 */
  45. mtdcr( uic1sr, 0xffffffff ); /* Clear all interrupts */
  46. mtdcr( uic1er, 0x00000000 ); /* disable all interrupts */
  47. mtdcr( uic1cr, 0x00000000 ); /* Set Critical / Non Critical interrupts */
  48. mtdcr( uic1pr, 0x7fff83ff ); /* Set Interrupt Polarities */
  49. mtdcr( uic1tr, 0x001f8000 ); /* Set Interrupt Trigger Levels */
  50. mtdcr( uic1vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  51. mtdcr( uic1sr, 0x00000000 ); /* clear all interrupts */
  52. mtdcr( uic1sr, 0xffffffff );
  53. mtdcr( uic0sr, 0xffffffff ); /* Clear all interrupts */
  54. mtdcr( uic0er, 0x00000000 ); /* disable all interrupts excepted cascade */
  55. mtdcr( uic0cr, 0x00000001 ); /* Set Critical / Non Critical interrupts */
  56. mtdcr( uic0pr, 0xffffffff ); /* Set Interrupt Polarities */
  57. mtdcr( uic0tr, 0x01000004 ); /* Set Interrupt Trigger Levels */
  58. mtdcr( uic0vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  59. mtdcr( uic0sr, 0x00000000 ); /* clear all interrupts */
  60. mtdcr( uic0sr, 0xffffffff );
  61. mfsdr(sdr_mfr, mfr);
  62. mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */
  63. mtsdr(sdr_mfr, mfr);
  64. return 0;
  65. }
  66. /*************************************************************************
  67. * int misc_init_r()
  68. *
  69. ************************************************************************/
  70. int misc_init_r(void)
  71. {
  72. volatile epld_t *x = (epld_t *) CONFIG_SYS_EPLD_BASE;
  73. /* set modes of operation */
  74. x->ethuart |= EPLD2_ETH_MODE_10 | EPLD2_ETH_MODE_100 |
  75. EPLD2_ETH_MODE_1000 | EPLD2_ETH_DUPLEX_MODE;
  76. /* clear ETHERNET_AUTO_NEGO bit to turn on autonegotiation */
  77. x->ethuart &= ~EPLD2_ETH_AUTO_NEGO;
  78. /* put Ethernet+PHY in reset */
  79. x->ethuart &= ~EPLD2_RESET_ETH_N;
  80. udelay(10000);
  81. /* take Ethernet+PHY out of reset */
  82. x->ethuart |= EPLD2_RESET_ETH_N;
  83. return 0;
  84. }
  85. /*************************************************************************
  86. * int checkboard()
  87. *
  88. ************************************************************************/
  89. int checkboard(void)
  90. {
  91. char *s = getenv("serial#");
  92. printf("Board: Luan - AMCC PPC440SP Evaluation Board");
  93. if (s != NULL) {
  94. puts(", serial# ");
  95. puts(s);
  96. }
  97. putc('\n');
  98. return 0;
  99. }
  100. /*
  101. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  102. * board specific values.
  103. */
  104. u32 ddr_clktr(u32 default_val) {
  105. return (SDRAM_CLKTR_CLKP_180_DEG_ADV);
  106. }
  107. /*************************************************************************
  108. * pci_pre_init
  109. *
  110. * This routine is called just prior to registering the hose and gives
  111. * the board the opportunity to check things. Returning a value of zero
  112. * indicates that things are bad & PCI initialization should be aborted.
  113. *
  114. * Different boards may wish to customize the pci controller structure
  115. * (add regions, override default access routines, etc) or perform
  116. * certain pre-initialization actions.
  117. *
  118. ************************************************************************/
  119. #if defined(CONFIG_PCI)
  120. int pci_pre_init( struct pci_controller *hose )
  121. {
  122. unsigned long strap;
  123. /*--------------------------------------------------------------------------+
  124. * The luan board is always configured as the host & requires the
  125. * PCI arbiter to be enabled.
  126. *--------------------------------------------------------------------------*/
  127. mfsdr(sdr_sdstp1, strap);
  128. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ) {
  129. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  130. return 0;
  131. }
  132. return 1;
  133. }
  134. #endif /* defined(CONFIG_PCI) */
  135. /*************************************************************************
  136. * pci_target_init
  137. *
  138. * The bootstrap configuration provides default settings for the pci
  139. * inbound map (PIM). But the bootstrap config choices are limited and
  140. * may not be sufficient for a given board.
  141. *
  142. ************************************************************************/
  143. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  144. void pci_target_init(struct pci_controller *hose)
  145. {
  146. /*--------------------------------------------------------------------------+
  147. * Disable everything
  148. *--------------------------------------------------------------------------*/
  149. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  150. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  151. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  152. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  153. /*--------------------------------------------------------------------------+
  154. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  155. * options to not support sizes such as 128/256 MB.
  156. *--------------------------------------------------------------------------*/
  157. out32r( PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE );
  158. out32r( PCIX0_PIM0LAH, 0 );
  159. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  160. out32r( PCIX0_BAR0, 0 );
  161. /*--------------------------------------------------------------------------+
  162. * Program the board's subsystem id/vendor id
  163. *--------------------------------------------------------------------------*/
  164. out16r( PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID );
  165. out16r( PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID );
  166. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  167. }
  168. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  169. /*************************************************************************
  170. * is_pci_host
  171. *
  172. * This routine is called to determine if a pci scan should be
  173. * performed. With various hardware environments (especially cPCI and
  174. * PPMC) it's insufficient to depend on the state of the arbiter enable
  175. * bit in the strap register, or generic host/adapter assumptions.
  176. *
  177. * Rather than hard-code a bad assumption in the general 440 code, the
  178. * 440 pci code requires the board to decide at runtime.
  179. *
  180. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  181. *
  182. *
  183. ************************************************************************/
  184. #if defined(CONFIG_PCI)
  185. int is_pci_host(struct pci_controller *hose)
  186. {
  187. return 1;
  188. }
  189. #endif /* defined(CONFIG_PCI) */
  190. /*************************************************************************
  191. * hw_watchdog_reset
  192. *
  193. * This routine is called to reset (keep alive) the watchdog timer
  194. *
  195. ************************************************************************/
  196. #if defined(CONFIG_HW_WATCHDOG)
  197. void hw_watchdog_reset(void)
  198. {
  199. }
  200. #endif
  201. /*************************************************************************
  202. * int on_off()
  203. *
  204. ************************************************************************/
  205. static int on_off( const char *s )
  206. {
  207. if (strcmp(s, "on") == 0) {
  208. return 1;
  209. } else if (strcmp(s, "off") == 0) {
  210. return 0;
  211. }
  212. return -1;
  213. }
  214. /*************************************************************************
  215. * void l2cache_disable()
  216. *
  217. ************************************************************************/
  218. static void l2cache_disable(void)
  219. {
  220. mtdcr( L2_CACHE_CFG, 0 );
  221. }
  222. /*************************************************************************
  223. * void l2cache_enable()
  224. *
  225. ************************************************************************/
  226. static void l2cache_enable(void) /* see p258 7.4.1 Enabling L2 Cache */
  227. {
  228. mtdcr( L2_CACHE_CFG, 0x80000000 ); /* enable L2_MODE L2_CFG[L2M] */
  229. mtdcr( L2_CACHE_ADDR, 0 ); /* set L2_ADDR with all zeros */
  230. mtdcr( L2_CACHE_CMD, 0x80000000 ); /* issue HCLEAR command via L2_CMD */
  231. while (!(mfdcr( L2_CACHE_STAT ) & 0x80000000 )) ;; /* poll L2_SR for completion */
  232. mtdcr( L2_CACHE_CMD, 0x10000000 ); /* clear cache errors L2_CMD[CCP] */
  233. mtdcr( L2_CACHE_CMD, 0x08000000 ); /* clear tag errors L2_CMD[CTE] */
  234. mtdcr( L2_CACHE_SNP0, 0 ); /* snoop registers */
  235. mtdcr( L2_CACHE_SNP1, 0 );
  236. __asm__ volatile ("sync"); /* msync */
  237. mtdcr( L2_CACHE_CFG, 0xe0000000 ); /* inst and data use L2 */
  238. __asm__ volatile ("sync");
  239. }
  240. /*************************************************************************
  241. * int l2cache_status()
  242. *
  243. ************************************************************************/
  244. static int l2cache_status(void)
  245. {
  246. return (mfdcr( L2_CACHE_CFG ) & 0x60000000) != 0;
  247. }
  248. /*************************************************************************
  249. * int do_l2cache()
  250. *
  251. ************************************************************************/
  252. int do_l2cache( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[] )
  253. {
  254. switch (argc) {
  255. case 2: /* on / off */
  256. switch (on_off(argv[1])) {
  257. case 0: l2cache_disable();
  258. break;
  259. case 1: l2cache_enable();
  260. break;
  261. }
  262. /* FALL TROUGH */
  263. case 1: /* get status */
  264. printf ("L2 Cache is %s\n",
  265. l2cache_status() ? "ON" : "OFF");
  266. return 0;
  267. default:
  268. printf ("Usage:\n%s\n", cmdtp->usage);
  269. return 1;
  270. }
  271. return 0;
  272. }
  273. U_BOOT_CMD(
  274. l2cache, 2, 1, do_l2cache,
  275. "l2cache - enable or disable L2 cache\n",
  276. "[on, off]\n"
  277. " - enable or disable L2 cache\n"
  278. );