km_arm.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * (C) Copyright 2009
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2010
  10. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  28. * MA 02110-1301 USA
  29. */
  30. #include <common.h>
  31. #include <i2c.h>
  32. #include <nand.h>
  33. #include <netdev.h>
  34. #include <miiphy.h>
  35. #include <asm/io.h>
  36. #include <asm/arch/kirkwood.h>
  37. #include <asm/arch/mpp.h>
  38. #include "../common/common.h"
  39. DECLARE_GLOBAL_DATA_PTR;
  40. /* Multi-Purpose Pins Functionality configuration */
  41. u32 kwmpp_config[] = {
  42. MPP0_NF_IO2,
  43. MPP1_NF_IO3,
  44. MPP2_NF_IO4,
  45. MPP3_NF_IO5,
  46. MPP4_NF_IO6,
  47. MPP5_NF_IO7,
  48. MPP6_SYSRST_OUTn,
  49. MPP7_PEX_RST_OUTn,
  50. #if defined(CONFIG_SOFT_I2C)
  51. MPP8_GPIO, /* SDA */
  52. MPP9_GPIO, /* SCL */
  53. #endif
  54. #if defined(CONFIG_HARD_I2C)
  55. MPP8_TW_SDA,
  56. MPP9_TW_SCK,
  57. #endif
  58. MPP10_UART0_TXD,
  59. MPP11_UART0_RXD,
  60. MPP12_GPO, /* Reserved */
  61. MPP13_UART1_TXD,
  62. MPP14_UART1_RXD,
  63. MPP15_GPIO, /* Not used */
  64. MPP16_GPIO, /* Not used */
  65. MPP17_GPIO, /* Reserved */
  66. MPP18_NF_IO0,
  67. MPP19_NF_IO1,
  68. MPP20_GPIO,
  69. MPP21_GPIO,
  70. MPP22_GPIO,
  71. MPP23_GPIO,
  72. MPP24_GPIO,
  73. MPP25_GPIO,
  74. MPP26_GPIO,
  75. MPP27_GPIO,
  76. MPP28_GPIO,
  77. MPP29_GPIO,
  78. MPP30_GPIO,
  79. MPP31_GPIO,
  80. MPP32_GPIO,
  81. MPP33_GPIO,
  82. MPP34_GPIO, /* CDL1 (input) */
  83. MPP35_GPIO, /* CDL2 (input) */
  84. MPP36_GPIO, /* MAIN_IRQ (input) */
  85. MPP37_GPIO, /* BOARD_LED */
  86. MPP38_GPIO, /* Piggy3 LED[1] */
  87. MPP39_GPIO, /* Piggy3 LED[2] */
  88. MPP40_GPIO, /* Piggy3 LED[3] */
  89. MPP41_GPIO, /* Piggy3 LED[4] */
  90. MPP42_GPIO, /* Piggy3 LED[5] */
  91. MPP43_GPIO, /* Piggy3 LED[6] */
  92. MPP44_GPIO, /* Piggy3 LED[7] */
  93. MPP45_GPIO, /* Piggy3 LED[8] */
  94. MPP46_GPIO, /* Reserved */
  95. MPP47_GPIO, /* Reserved */
  96. MPP48_GPIO, /* Reserved */
  97. MPP49_GPIO, /* SW_INTOUTn */
  98. 0
  99. };
  100. int ethernet_present(void)
  101. {
  102. uchar buf;
  103. int ret = 0;
  104. if (i2c_read(0x10, 2, 1, &buf, 1) != 0) {
  105. printf("%s: Error reading Boco\n", __func__);
  106. return -1;
  107. }
  108. if ((buf & 0x40) == 0x40)
  109. ret = 1;
  110. return ret;
  111. }
  112. int misc_init_r(void)
  113. {
  114. char *str;
  115. int mach_type;
  116. puts("Piggy:");
  117. if (ethernet_present() == 0)
  118. puts (" not");
  119. puts(" present\n");
  120. str = getenv("mach_type");
  121. if (str != NULL) {
  122. mach_type = simple_strtoul(str, NULL, 10);
  123. printf("Overwriting MACH_TYPE with %d!!!\n", mach_type);
  124. gd->bd->bi_arch_number = mach_type;
  125. }
  126. return 0;
  127. }
  128. int board_early_init_f(void)
  129. {
  130. u32 tmp;
  131. kirkwood_mpp_conf(kwmpp_config);
  132. /*
  133. * The FLASH_GPIO_PIN switches between using a
  134. * NAND or a SPI FLASH. Set this pin on start
  135. * to NAND mode.
  136. */
  137. tmp = readl(KW_GPIO0_BASE);
  138. writel(tmp | FLASH_GPIO_PIN , KW_GPIO0_BASE);
  139. tmp = readl(KW_GPIO0_BASE + 4);
  140. writel(tmp & (~FLASH_GPIO_PIN) , KW_GPIO0_BASE + 4);
  141. printf("KM: setting NAND mode\n");
  142. #if defined(CONFIG_SOFT_I2C)
  143. /* init the GPIO for I2C Bitbang driver */
  144. kw_gpio_set_valid(SUEN3_SDA_PIN, 1);
  145. kw_gpio_set_valid(SUEN3_SCL_PIN, 1);
  146. kw_gpio_direction_output(SUEN3_SDA_PIN, 0);
  147. kw_gpio_direction_output(SUEN3_SCL_PIN, 0);
  148. #endif
  149. #if defined(CONFIG_SYS_EEPROM_WREN)
  150. kw_gpio_set_valid(SUEN3_ENV_WP, 38);
  151. kw_gpio_direction_output(SUEN3_ENV_WP, 1);
  152. #endif
  153. return 0;
  154. }
  155. int board_init(void)
  156. {
  157. /*
  158. * arch number of board
  159. */
  160. gd->bd->bi_arch_number = MACH_TYPE_KM_KIRKWOOD;
  161. /* address of boot parameters */
  162. gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
  163. return 0;
  164. }
  165. #if defined(CONFIG_CMD_SF)
  166. int do_spi_toggle(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  167. {
  168. u32 tmp;
  169. if (argc < 2)
  170. return cmd_usage(cmdtp);
  171. if ((strcmp(argv[1], "off") == 0)) {
  172. printf("SPI FLASH disabled, NAND enabled\n");
  173. /* Multi-Purpose Pins Functionality configuration */
  174. kwmpp_config[0] = MPP0_NF_IO2;
  175. kwmpp_config[1] = MPP1_NF_IO3;
  176. kwmpp_config[2] = MPP2_NF_IO4;
  177. kwmpp_config[3] = MPP3_NF_IO5;
  178. kirkwood_mpp_conf(kwmpp_config);
  179. tmp = readl(KW_GPIO0_BASE);
  180. writel(tmp | FLASH_GPIO_PIN , KW_GPIO0_BASE);
  181. } else if ((strcmp(argv[1], "on") == 0)) {
  182. printf("SPI FLASH enabled, NAND disabled\n");
  183. /* Multi-Purpose Pins Functionality configuration */
  184. kwmpp_config[0] = MPP0_SPI_SCn;
  185. kwmpp_config[1] = MPP1_SPI_MOSI;
  186. kwmpp_config[2] = MPP2_SPI_SCK;
  187. kwmpp_config[3] = MPP3_SPI_MISO;
  188. kirkwood_mpp_conf(kwmpp_config);
  189. tmp = readl(KW_GPIO0_BASE);
  190. writel(tmp & (~FLASH_GPIO_PIN) , KW_GPIO0_BASE);
  191. } else {
  192. return cmd_usage(cmdtp);
  193. }
  194. return 0;
  195. }
  196. U_BOOT_CMD(
  197. spitoggle, 2, 0, do_spi_toggle,
  198. "En-/disable SPI FLASH access",
  199. "<on|off> - Enable (on) or disable (off) SPI FLASH access\n"
  200. );
  201. #endif
  202. int dram_init(void)
  203. {
  204. /* dram_init must store complete ramsize in gd->ram_size */
  205. /* Fix this */
  206. gd->ram_size = get_ram_size((volatile void *)kw_sdram_bar(0),
  207. kw_sdram_bs(0));
  208. return 0;
  209. }
  210. void dram_init_banksize(void)
  211. {
  212. int i;
  213. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  214. gd->bd->bi_dram[i].start = kw_sdram_bar(i);
  215. gd->bd->bi_dram[i].size = kw_sdram_bs(i);
  216. gd->bd->bi_dram[i].size = get_ram_size((long *)kw_sdram_bar(i),
  217. kw_sdram_bs(i));
  218. }
  219. }
  220. /* Configure and enable MV88E1118 PHY */
  221. void reset_phy(void)
  222. {
  223. char *name = "egiga0";
  224. if (miiphy_set_current_dev(name))
  225. return;
  226. /* reset the phy */
  227. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  228. }
  229. #if defined(CONFIG_HUSH_INIT_VAR)
  230. int hush_init_var(void)
  231. {
  232. ivm_read_eeprom();
  233. return 0;
  234. }
  235. #endif
  236. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  237. void bootcount_store(ulong a)
  238. {
  239. volatile ulong *save_addr;
  240. volatile ulong size = 0;
  241. int i;
  242. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  243. size += gd->bd->bi_dram[i].size;
  244. }
  245. save_addr = (ulong*)(size - BOOTCOUNT_ADDR);
  246. writel(a, save_addr);
  247. writel(BOOTCOUNT_MAGIC, &save_addr[1]);
  248. }
  249. ulong bootcount_load(void)
  250. {
  251. volatile ulong *save_addr;
  252. volatile ulong size = 0;
  253. int i;
  254. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  255. size += gd->bd->bi_dram[i].size;
  256. }
  257. save_addr = (ulong*)(size - BOOTCOUNT_ADDR);
  258. if (readl(&save_addr[1]) != BOOTCOUNT_MAGIC)
  259. return 0;
  260. else
  261. return readl(save_addr);
  262. }
  263. #endif
  264. #if defined(CONFIG_SOFT_I2C)
  265. void set_sda(int state)
  266. {
  267. I2C_ACTIVE;
  268. I2C_SDA(state);
  269. }
  270. void set_scl(int state)
  271. {
  272. I2C_SCL(state);
  273. }
  274. int get_sda(void)
  275. {
  276. I2C_TRISTATE;
  277. return I2C_READ;
  278. }
  279. int get_scl(void)
  280. {
  281. return (kw_gpio_get_value(SUEN3_SCL_PIN) ? 1 : 0);
  282. }
  283. #endif
  284. #if defined(CONFIG_SYS_EEPROM_WREN)
  285. int eeprom_write_enable(unsigned dev_addr, int state)
  286. {
  287. kw_gpio_set_value(SUEN3_ENV_WP, !state);
  288. return !kw_gpio_get_value(SUEN3_ENV_WP);
  289. }
  290. #endif