MPC8568MDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8568mds board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* High Level Configuration Options */
  28. #define CONFIG_BOOKE 1 /* BOOKE */
  29. #define CONFIG_E500 1 /* BOOKE e500 family */
  30. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
  31. #define CONFIG_MPC8568 1 /* MPC8568 specific */
  32. #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
  33. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  34. #define CONFIG_PCI1 1 /* PCI controller */
  35. #define CONFIG_PCIE1 1 /* PCIE controller */
  36. #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
  37. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  38. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  39. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  40. #define CONFIG_QE /* Enable QE */
  41. #define CONFIG_ENV_OVERWRITE
  42. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  43. /*
  44. * When initializing flash, if we cannot find the manufacturer ID,
  45. * assume this is the AMD flash associated with the MDS board.
  46. * This allows booting from a promjet.
  47. */
  48. #define CONFIG_ASSUME_AMD_FLASH
  49. #ifndef __ASSEMBLY__
  50. extern unsigned long get_clock_freq(void);
  51. #endif /*Replace a call to get_clock_freq (after it is implemented)*/
  52. #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
  53. /*
  54. * These can be toggled for performance analysis, otherwise use default.
  55. */
  56. #define CONFIG_L2_CACHE /* toggle L2 cache */
  57. #define CONFIG_BTB /* toggle branch predition */
  58. /*
  59. * Only possible on E500 Version 2 or newer cores.
  60. */
  61. #define CONFIG_ENABLE_36BIT_PHYS 1
  62. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  63. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  64. #define CONFIG_SYS_MEMTEST_END 0x00400000
  65. /*
  66. * Base addresses -- Note these are effective addresses where the
  67. * actual resources get mapped (not physical addresses)
  68. */
  69. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  70. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  71. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  72. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  73. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  74. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  75. /* DDR Setup */
  76. #define CONFIG_FSL_DDR2
  77. #undef CONFIG_FSL_DDR_INTERACTIVE
  78. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  79. #define CONFIG_DDR_SPD
  80. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  81. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  82. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  83. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  84. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  85. #define CONFIG_NUM_DDR_CONTROLLERS 1
  86. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  87. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  88. /* I2C addresses of SPD EEPROMs */
  89. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  90. /* Make sure required options are set */
  91. #ifndef CONFIG_SPD_EEPROM
  92. #error ("CONFIG_SPD_EEPROM is required")
  93. #endif
  94. #undef CONFIG_CLOCKS_IN_MHZ
  95. /*
  96. * Local Bus Definitions
  97. */
  98. /*
  99. * FLASH on the Local Bus
  100. * Two banks, 8M each, using the CFI driver.
  101. * Boot from BR0/OR0 bank at 0xff00_0000
  102. * Alternate BR1/OR1 bank at 0xff80_0000
  103. *
  104. * BR0, BR1:
  105. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  106. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  107. * Port Size = 16 bits = BRx[19:20] = 10
  108. * Use GPCM = BRx[24:26] = 000
  109. * Valid = BRx[31] = 1
  110. *
  111. * 0 4 8 12 16 20 24 28
  112. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  113. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  114. *
  115. * OR0, OR1:
  116. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  117. * Reserved ORx[17:18] = 11, confusion here?
  118. * CSNT = ORx[20] = 1
  119. * ACS = half cycle delay = ORx[21:22] = 11
  120. * SCY = 6 = ORx[24:27] = 0110
  121. * TRLX = use relaxed timing = ORx[29] = 1
  122. * EAD = use external address latch delay = OR[31] = 1
  123. *
  124. * 0 4 8 12 16 20 24 28
  125. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  126. */
  127. #define CONFIG_SYS_BCSR_BASE 0xf8000000
  128. #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  129. /*Chip select 0 - Flash*/
  130. #define CONFIG_SYS_BR0_PRELIM 0xfe001001
  131. #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
  132. /*Chip slelect 1 - BCSR*/
  133. #define CONFIG_SYS_BR1_PRELIM 0xf8000801
  134. #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
  135. /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
  136. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  137. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  138. #undef CONFIG_SYS_FLASH_CHECKSUM
  139. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  140. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  141. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  142. #define CONFIG_FLASH_CFI_DRIVER
  143. #define CONFIG_SYS_FLASH_CFI
  144. #define CONFIG_SYS_FLASH_EMPTY_INFO
  145. /*
  146. * SDRAM on the LocalBus
  147. */
  148. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  149. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  150. /*Chip select 2 - SDRAM*/
  151. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  152. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  153. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  154. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  155. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  156. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  157. /*
  158. * Common settings for all Local Bus SDRAM commands.
  159. * At run time, either BSMA1516 (for CPU 1.1)
  160. * or BSMA1617 (for CPU 1.0) (old)
  161. * is OR'ed in too.
  162. */
  163. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  164. | LSDMR_PRETOACT7 \
  165. | LSDMR_ACTTORW7 \
  166. | LSDMR_BL8 \
  167. | LSDMR_WRC4 \
  168. | LSDMR_CL3 \
  169. | LSDMR_RFEN \
  170. )
  171. /*
  172. * The bcsr registers are connected to CS3 on MDS.
  173. * The new memory map places bcsr at 0xf8000000.
  174. *
  175. * For BR3, need:
  176. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  177. * port-size = 8-bits = BR[19:20] = 01
  178. * no parity checking = BR[21:22] = 00
  179. * GPMC for MSEL = BR[24:26] = 000
  180. * Valid = BR[31] = 1
  181. *
  182. * 0 4 8 12 16 20 24 28
  183. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  184. *
  185. * For OR3, need:
  186. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  187. * disable buffer ctrl OR[19] = 0
  188. * CSNT OR[20] = 1
  189. * ACS OR[21:22] = 11
  190. * XACS OR[23] = 1
  191. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  192. * SETA OR[28] = 0
  193. * TRLX OR[29] = 1
  194. * EHTR OR[30] = 1
  195. * EAD extra time OR[31] = 1
  196. *
  197. * 0 4 8 12 16 20 24 28
  198. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  199. */
  200. #define CONFIG_SYS_BCSR (0xf8000000)
  201. /*Chip slelect 4 - PIB*/
  202. #define CONFIG_SYS_BR4_PRELIM 0xf8008801
  203. #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
  204. /*Chip select 5 - PIB*/
  205. #define CONFIG_SYS_BR5_PRELIM 0xf8010801
  206. #define CONFIG_SYS_OR5_PRELIM 0xffff69f7
  207. #define CONFIG_SYS_INIT_RAM_LOCK 1
  208. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  209. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  210. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  211. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  212. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  213. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  214. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  215. /* Serial Port */
  216. #define CONFIG_CONS_INDEX 1
  217. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  218. #define CONFIG_SYS_NS16550
  219. #define CONFIG_SYS_NS16550_SERIAL
  220. #define CONFIG_SYS_NS16550_REG_SIZE 1
  221. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  222. #define CONFIG_SYS_BAUDRATE_TABLE \
  223. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  224. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  225. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  226. /* Use the HUSH parser*/
  227. #define CONFIG_SYS_HUSH_PARSER
  228. #ifdef CONFIG_SYS_HUSH_PARSER
  229. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  230. #endif
  231. /* pass open firmware flat tree */
  232. #define CONFIG_OF_LIBFDT 1
  233. #define CONFIG_OF_BOARD_SETUP 1
  234. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  235. #define CONFIG_SYS_64BIT_VSPRINTF 1
  236. #define CONFIG_SYS_64BIT_STRTOUL 1
  237. /*
  238. * I2C
  239. */
  240. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  241. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  242. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  243. #define CONFIG_I2C_MULTI_BUS
  244. #define CONFIG_I2C_CMD_TREE
  245. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  246. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  247. #define CONFIG_SYS_I2C_SLAVE 0x7F
  248. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  249. #define CONFIG_SYS_I2C_OFFSET 0x3000
  250. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  251. /*
  252. * General PCI
  253. * Memory Addresses are mapped 1-1. I/O is mapped from 0
  254. */
  255. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  256. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  257. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  258. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  259. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  260. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  261. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  262. #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
  263. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  264. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  265. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  266. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  267. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
  268. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  269. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
  270. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  271. #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000
  272. #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000
  273. #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000
  274. #ifdef CONFIG_QE
  275. /*
  276. * QE UEC ethernet configuration
  277. */
  278. #define CONFIG_UEC_ETH
  279. #ifndef CONFIG_TSEC_ENET
  280. #define CONFIG_ETHPRIME "FSL UEC0"
  281. #endif
  282. #define CONFIG_PHY_MODE_NEED_CHANGE
  283. #define CONFIG_eTSEC_MDIO_BUS
  284. #ifdef CONFIG_eTSEC_MDIO_BUS
  285. #define CONFIG_MIIM_ADDRESS 0xE0024520
  286. #endif
  287. #define CONFIG_UEC_ETH1 /* GETH1 */
  288. #ifdef CONFIG_UEC_ETH1
  289. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  290. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
  291. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
  292. #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
  293. #define CONFIG_SYS_UEC1_PHY_ADDR 7
  294. #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID
  295. #endif
  296. #define CONFIG_UEC_ETH2 /* GETH2 */
  297. #ifdef CONFIG_UEC_ETH2
  298. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  299. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
  300. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
  301. #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
  302. #define CONFIG_SYS_UEC2_PHY_ADDR 1
  303. #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID
  304. #endif
  305. #endif /* CONFIG_QE */
  306. #if defined(CONFIG_PCI)
  307. #define CONFIG_NET_MULTI
  308. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  309. #undef CONFIG_EEPRO100
  310. #undef CONFIG_TULIP
  311. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  312. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  313. #endif /* CONFIG_PCI */
  314. #ifndef CONFIG_NET_MULTI
  315. #define CONFIG_NET_MULTI 1
  316. #endif
  317. #if defined(CONFIG_TSEC_ENET)
  318. #define CONFIG_MII 1 /* MII PHY management */
  319. #define CONFIG_TSEC1 1
  320. #define CONFIG_TSEC1_NAME "eTSEC0"
  321. #define CONFIG_TSEC2 1
  322. #define CONFIG_TSEC2_NAME "eTSEC1"
  323. #define TSEC1_PHY_ADDR 2
  324. #define TSEC2_PHY_ADDR 3
  325. #define TSEC1_PHYIDX 0
  326. #define TSEC2_PHYIDX 0
  327. #define TSEC1_FLAGS TSEC_GIGABIT
  328. #define TSEC2_FLAGS TSEC_GIGABIT
  329. /* Options are: eTSEC[0-1] */
  330. #define CONFIG_ETHPRIME "eTSEC0"
  331. #endif /* CONFIG_TSEC_ENET */
  332. /*
  333. * Environment
  334. */
  335. #define CONFIG_ENV_IS_IN_FLASH 1
  336. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  337. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  338. #define CONFIG_ENV_SIZE 0x2000
  339. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  340. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  341. /*
  342. * BOOTP options
  343. */
  344. #define CONFIG_BOOTP_BOOTFILESIZE
  345. #define CONFIG_BOOTP_BOOTPATH
  346. #define CONFIG_BOOTP_GATEWAY
  347. #define CONFIG_BOOTP_HOSTNAME
  348. /*
  349. * Command line configuration.
  350. */
  351. #include <config_cmd_default.h>
  352. #define CONFIG_CMD_PING
  353. #define CONFIG_CMD_I2C
  354. #define CONFIG_CMD_MII
  355. #define CONFIG_CMD_ELF
  356. #define CONFIG_CMD_IRQ
  357. #define CONFIG_CMD_SETEXPR
  358. #if defined(CONFIG_PCI)
  359. #define CONFIG_CMD_PCI
  360. #endif
  361. #undef CONFIG_WATCHDOG /* watchdog disabled */
  362. /*
  363. * Miscellaneous configurable options
  364. */
  365. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  366. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  367. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  368. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  369. #if defined(CONFIG_CMD_KGDB)
  370. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  371. #else
  372. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  373. #endif
  374. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  375. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  376. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  377. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  378. /*
  379. * For booting Linux, the board info and command line data
  380. * have to be in the first 8 MB of memory, since this is
  381. * the maximum mapped by the Linux kernel during initialization.
  382. */
  383. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  384. /*
  385. * Internal Definitions
  386. *
  387. * Boot Flags
  388. */
  389. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  390. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  391. #if defined(CONFIG_CMD_KGDB)
  392. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  393. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  394. #endif
  395. /*
  396. * Environment Configuration
  397. */
  398. /* The mac addresses for all ethernet interface */
  399. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
  400. #define CONFIG_HAS_ETH0
  401. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  402. #define CONFIG_HAS_ETH1
  403. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  404. #define CONFIG_HAS_ETH2
  405. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  406. #define CONFIG_HAS_ETH3
  407. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  408. #endif
  409. #define CONFIG_IPADDR 192.168.1.253
  410. #define CONFIG_HOSTNAME unknown
  411. #define CONFIG_ROOTPATH /nfsroot
  412. #define CONFIG_BOOTFILE your.uImage
  413. #define CONFIG_SERVERIP 192.168.1.1
  414. #define CONFIG_GATEWAYIP 192.168.1.1
  415. #define CONFIG_NETMASK 255.255.255.0
  416. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  417. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  418. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  419. #define CONFIG_BAUDRATE 115200
  420. #define CONFIG_EXTRA_ENV_SETTINGS \
  421. "netdev=eth0\0" \
  422. "consoledev=ttyS0\0" \
  423. "ramdiskaddr=600000\0" \
  424. "ramdiskfile=your.ramdisk.u-boot\0" \
  425. "fdtaddr=400000\0" \
  426. "fdtfile=your.fdt.dtb\0" \
  427. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  428. "nfsroot=$serverip:$rootpath " \
  429. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  430. "console=$consoledev,$baudrate $othbootargs\0" \
  431. "ramargs=setenv bootargs root=/dev/ram rw " \
  432. "console=$consoledev,$baudrate $othbootargs\0" \
  433. #define CONFIG_NFSBOOTCOMMAND \
  434. "run nfsargs;" \
  435. "tftp $loadaddr $bootfile;" \
  436. "tftp $fdtaddr $fdtfile;" \
  437. "bootm $loadaddr - $fdtaddr"
  438. #define CONFIG_RAMBOOTCOMMAND \
  439. "run ramargs;" \
  440. "tftp $ramdiskaddr $ramdiskfile;" \
  441. "tftp $loadaddr $bootfile;" \
  442. "bootm $loadaddr $ramdiskaddr"
  443. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  444. #endif /* __CONFIG_H */