ops2.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774
  1. /****************************************************************************
  2. *
  3. * Realmode X86 Emulator Library
  4. *
  5. * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
  6. * Jason Jin <Jason.jin@freescale.com>
  7. *
  8. * Copyright (C) 1991-2004 SciTech Software, Inc.
  9. * Copyright (C) David Mosberger-Tang
  10. * Copyright (C) 1999 Egbert Eich
  11. *
  12. * ========================================================================
  13. *
  14. * Permission to use, copy, modify, distribute, and sell this software and
  15. * its documentation for any purpose is hereby granted without fee,
  16. * provided that the above copyright notice appear in all copies and that
  17. * both that copyright notice and this permission notice appear in
  18. * supporting documentation, and that the name of the authors not be used
  19. * in advertising or publicity pertaining to distribution of the software
  20. * without specific, written prior permission. The authors makes no
  21. * representations about the suitability of this software for any purpose.
  22. * It is provided "as is" without express or implied warranty.
  23. *
  24. * THE AUTHORS DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  25. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  26. * EVENT SHALL THE AUTHORS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  27. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF
  28. * USE, DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR
  29. * OTHER TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  30. * PERFORMANCE OF THIS SOFTWARE.
  31. *
  32. * ========================================================================
  33. *
  34. * Language: ANSI C
  35. * Environment: Any
  36. * Developer: Kendall Bennett
  37. *
  38. * Description: This file includes subroutines to implement the decoding
  39. * and emulation of all the x86 extended two-byte processor
  40. * instructions.
  41. *
  42. * Jason port this file to u-boot. Put the function pointer into
  43. * got2 sector.
  44. *
  45. ****************************************************************************/
  46. #include "x86emu/x86emui.h"
  47. #if defined(CONFIG_BIOSEMU)
  48. /*----------------------------- Implementation ----------------------------*/
  49. /****************************************************************************
  50. PARAMETERS:
  51. op1 - Instruction op code
  52. REMARKS:
  53. Handles illegal opcodes.
  54. ****************************************************************************/
  55. void x86emuOp2_illegal_op(
  56. u8 op2)
  57. {
  58. START_OF_INSTR();
  59. DECODE_PRINTF("ILLEGAL EXTENDED X86 OPCODE\n");
  60. TRACE_REGS();
  61. printk("%04x:%04x: %02X ILLEGAL EXTENDED X86 OPCODE!\n",
  62. M.x86.R_CS, M.x86.R_IP-2,op2);
  63. HALT_SYS();
  64. END_OF_INSTR();
  65. }
  66. #define xorl(a,b) ((a) && !(b)) || (!(a) && (b))
  67. /****************************************************************************
  68. REMARKS:
  69. Handles opcode 0x0f,0x80-0x8F
  70. ****************************************************************************/
  71. int x86emu_check_jump_condition(u8 op)
  72. {
  73. switch (op) {
  74. case 0x0:
  75. DECODE_PRINTF("JO\t");
  76. return ACCESS_FLAG(F_OF);
  77. case 0x1:
  78. DECODE_PRINTF("JNO\t");
  79. return !ACCESS_FLAG(F_OF);
  80. break;
  81. case 0x2:
  82. DECODE_PRINTF("JB\t");
  83. return ACCESS_FLAG(F_CF);
  84. break;
  85. case 0x3:
  86. DECODE_PRINTF("JNB\t");
  87. return !ACCESS_FLAG(F_CF);
  88. break;
  89. case 0x4:
  90. DECODE_PRINTF("JZ\t");
  91. return ACCESS_FLAG(F_ZF);
  92. break;
  93. case 0x5:
  94. DECODE_PRINTF("JNZ\t");
  95. return !ACCESS_FLAG(F_ZF);
  96. break;
  97. case 0x6:
  98. DECODE_PRINTF("JBE\t");
  99. return ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF);
  100. break;
  101. case 0x7:
  102. DECODE_PRINTF("JNBE\t");
  103. return !(ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF));
  104. break;
  105. case 0x8:
  106. DECODE_PRINTF("JS\t");
  107. return ACCESS_FLAG(F_SF);
  108. break;
  109. case 0x9:
  110. DECODE_PRINTF("JNS\t");
  111. return !ACCESS_FLAG(F_SF);
  112. break;
  113. case 0xa:
  114. DECODE_PRINTF("JP\t");
  115. return ACCESS_FLAG(F_PF);
  116. break;
  117. case 0xb:
  118. DECODE_PRINTF("JNP\t");
  119. return !ACCESS_FLAG(F_PF);
  120. break;
  121. case 0xc:
  122. DECODE_PRINTF("JL\t");
  123. return xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  124. break;
  125. case 0xd:
  126. DECODE_PRINTF("JNL\t");
  127. return !xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  128. break;
  129. case 0xe:
  130. DECODE_PRINTF("JLE\t");
  131. return (xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  132. ACCESS_FLAG(F_ZF));
  133. break;
  134. default:
  135. DECODE_PRINTF("JNLE\t");
  136. return !(xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  137. ACCESS_FLAG(F_ZF));
  138. }
  139. }
  140. void x86emuOp2_long_jump(u8 op2)
  141. {
  142. s32 target;
  143. int cond;
  144. /* conditional jump to word offset. */
  145. START_OF_INSTR();
  146. cond = x86emu_check_jump_condition(op2 & 0xF);
  147. target = (s16) fetch_word_imm();
  148. target += (s16) M.x86.R_IP;
  149. DECODE_PRINTF2("%04x\n", target);
  150. TRACE_AND_STEP();
  151. if (cond)
  152. M.x86.R_IP = (u16)target;
  153. DECODE_CLEAR_SEGOVR();
  154. END_OF_INSTR();
  155. }
  156. /****************************************************************************
  157. REMARKS:
  158. Handles opcode 0x0f,0x90-0x9F
  159. ****************************************************************************/
  160. void x86emuOp2_set_byte(u8 op2)
  161. {
  162. int mod, rl, rh;
  163. uint destoffset;
  164. u8 *destreg;
  165. char *name = 0;
  166. int cond = 0;
  167. START_OF_INSTR();
  168. switch (op2) {
  169. case 0x90:
  170. name = "SETO\t";
  171. cond = ACCESS_FLAG(F_OF);
  172. break;
  173. case 0x91:
  174. name = "SETNO\t";
  175. cond = !ACCESS_FLAG(F_OF);
  176. break;
  177. case 0x92:
  178. name = "SETB\t";
  179. cond = ACCESS_FLAG(F_CF);
  180. break;
  181. case 0x93:
  182. name = "SETNB\t";
  183. cond = !ACCESS_FLAG(F_CF);
  184. break;
  185. case 0x94:
  186. name = "SETZ\t";
  187. cond = ACCESS_FLAG(F_ZF);
  188. break;
  189. case 0x95:
  190. name = "SETNZ\t";
  191. cond = !ACCESS_FLAG(F_ZF);
  192. break;
  193. case 0x96:
  194. name = "SETBE\t";
  195. cond = ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF);
  196. break;
  197. case 0x97:
  198. name = "SETNBE\t";
  199. cond = !(ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF));
  200. break;
  201. case 0x98:
  202. name = "SETS\t";
  203. cond = ACCESS_FLAG(F_SF);
  204. break;
  205. case 0x99:
  206. name = "SETNS\t";
  207. cond = !ACCESS_FLAG(F_SF);
  208. break;
  209. case 0x9a:
  210. name = "SETP\t";
  211. cond = ACCESS_FLAG(F_PF);
  212. break;
  213. case 0x9b:
  214. name = "SETNP\t";
  215. cond = !ACCESS_FLAG(F_PF);
  216. break;
  217. case 0x9c:
  218. name = "SETL\t";
  219. cond = xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  220. break;
  221. case 0x9d:
  222. name = "SETNL\t";
  223. cond = !xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  224. break;
  225. case 0x9e:
  226. name = "SETLE\t";
  227. cond = (xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  228. ACCESS_FLAG(F_ZF));
  229. break;
  230. case 0x9f:
  231. name = "SETNLE\t";
  232. cond = !(xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  233. ACCESS_FLAG(F_ZF));
  234. break;
  235. }
  236. DECODE_PRINTF(name);
  237. FETCH_DECODE_MODRM(mod, rh, rl);
  238. if (mod < 3) {
  239. destoffset = decode_rmXX_address(mod, rl);
  240. TRACE_AND_STEP();
  241. store_data_byte(destoffset, cond ? 0x01 : 0x00);
  242. } else { /* register to register */
  243. destreg = DECODE_RM_BYTE_REGISTER(rl);
  244. TRACE_AND_STEP();
  245. *destreg = cond ? 0x01 : 0x00;
  246. }
  247. DECODE_CLEAR_SEGOVR();
  248. END_OF_INSTR();
  249. }
  250. /****************************************************************************
  251. REMARKS:
  252. Handles opcode 0x0f,0xa0
  253. ****************************************************************************/
  254. void x86emuOp2_push_FS(u8 X86EMU_UNUSED(op2))
  255. {
  256. START_OF_INSTR();
  257. DECODE_PRINTF("PUSH\tFS\n");
  258. TRACE_AND_STEP();
  259. push_word(M.x86.R_FS);
  260. DECODE_CLEAR_SEGOVR();
  261. END_OF_INSTR();
  262. }
  263. /****************************************************************************
  264. REMARKS:
  265. Handles opcode 0x0f,0xa1
  266. ****************************************************************************/
  267. void x86emuOp2_pop_FS(u8 X86EMU_UNUSED(op2))
  268. {
  269. START_OF_INSTR();
  270. DECODE_PRINTF("POP\tFS\n");
  271. TRACE_AND_STEP();
  272. M.x86.R_FS = pop_word();
  273. DECODE_CLEAR_SEGOVR();
  274. END_OF_INSTR();
  275. }
  276. /****************************************************************************
  277. REMARKS:
  278. Handles opcode 0x0f,0xa3
  279. ****************************************************************************/
  280. void x86emuOp2_bt_R(u8 X86EMU_UNUSED(op2))
  281. {
  282. int mod, rl, rh;
  283. uint srcoffset;
  284. int bit,disp;
  285. START_OF_INSTR();
  286. DECODE_PRINTF("BT\t");
  287. FETCH_DECODE_MODRM(mod, rh, rl);
  288. if (mod < 3) {
  289. srcoffset = decode_rmXX_address(mod, rl);
  290. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  291. u32 srcval;
  292. u32 *shiftreg;
  293. DECODE_PRINTF(",");
  294. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  295. TRACE_AND_STEP();
  296. bit = *shiftreg & 0x1F;
  297. disp = (s16)*shiftreg >> 5;
  298. srcval = fetch_data_long(srcoffset+disp);
  299. CONDITIONAL_SET_FLAG(srcval & (0x1 << bit),F_CF);
  300. } else {
  301. u16 srcval;
  302. u16 *shiftreg;
  303. DECODE_PRINTF(",");
  304. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  305. TRACE_AND_STEP();
  306. bit = *shiftreg & 0xF;
  307. disp = (s16)*shiftreg >> 4;
  308. srcval = fetch_data_word(srcoffset+disp);
  309. CONDITIONAL_SET_FLAG(srcval & (0x1 << bit),F_CF);
  310. }
  311. } else { /* register to register */
  312. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  313. u32 *srcreg,*shiftreg;
  314. srcreg = DECODE_RM_LONG_REGISTER(rl);
  315. DECODE_PRINTF(",");
  316. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  317. TRACE_AND_STEP();
  318. bit = *shiftreg & 0x1F;
  319. CONDITIONAL_SET_FLAG(*srcreg & (0x1 << bit),F_CF);
  320. } else {
  321. u16 *srcreg,*shiftreg;
  322. srcreg = DECODE_RM_WORD_REGISTER(rl);
  323. DECODE_PRINTF(",");
  324. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  325. TRACE_AND_STEP();
  326. bit = *shiftreg & 0xF;
  327. CONDITIONAL_SET_FLAG(*srcreg & (0x1 << bit),F_CF);
  328. }
  329. }
  330. DECODE_CLEAR_SEGOVR();
  331. END_OF_INSTR();
  332. }
  333. /****************************************************************************
  334. REMARKS:
  335. Handles opcode 0x0f,0xa4
  336. ****************************************************************************/
  337. void x86emuOp2_shld_IMM(u8 X86EMU_UNUSED(op2))
  338. {
  339. int mod, rl, rh;
  340. uint destoffset;
  341. u8 shift;
  342. START_OF_INSTR();
  343. DECODE_PRINTF("SHLD\t");
  344. FETCH_DECODE_MODRM(mod, rh, rl);
  345. if (mod < 3) {
  346. destoffset = decode_rmXX_address(mod, rl);
  347. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  348. u32 destval;
  349. u32 *shiftreg;
  350. DECODE_PRINTF(",");
  351. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  352. DECODE_PRINTF(",");
  353. shift = fetch_byte_imm();
  354. DECODE_PRINTF2("%d\n", shift);
  355. TRACE_AND_STEP();
  356. destval = fetch_data_long(destoffset);
  357. destval = shld_long(destval,*shiftreg,shift);
  358. store_data_long(destoffset, destval);
  359. } else {
  360. u16 destval;
  361. u16 *shiftreg;
  362. DECODE_PRINTF(",");
  363. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  364. DECODE_PRINTF(",");
  365. shift = fetch_byte_imm();
  366. DECODE_PRINTF2("%d\n", shift);
  367. TRACE_AND_STEP();
  368. destval = fetch_data_word(destoffset);
  369. destval = shld_word(destval,*shiftreg,shift);
  370. store_data_word(destoffset, destval);
  371. }
  372. } else { /* register to register */
  373. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  374. u32 *destreg,*shiftreg;
  375. destreg = DECODE_RM_LONG_REGISTER(rl);
  376. DECODE_PRINTF(",");
  377. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  378. DECODE_PRINTF(",");
  379. shift = fetch_byte_imm();
  380. DECODE_PRINTF2("%d\n", shift);
  381. TRACE_AND_STEP();
  382. *destreg = shld_long(*destreg,*shiftreg,shift);
  383. } else {
  384. u16 *destreg,*shiftreg;
  385. destreg = DECODE_RM_WORD_REGISTER(rl);
  386. DECODE_PRINTF(",");
  387. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  388. DECODE_PRINTF(",");
  389. shift = fetch_byte_imm();
  390. DECODE_PRINTF2("%d\n", shift);
  391. TRACE_AND_STEP();
  392. *destreg = shld_word(*destreg,*shiftreg,shift);
  393. }
  394. }
  395. DECODE_CLEAR_SEGOVR();
  396. END_OF_INSTR();
  397. }
  398. /****************************************************************************
  399. REMARKS:
  400. Handles opcode 0x0f,0xa5
  401. ****************************************************************************/
  402. void x86emuOp2_shld_CL(u8 X86EMU_UNUSED(op2))
  403. {
  404. int mod, rl, rh;
  405. uint destoffset;
  406. START_OF_INSTR();
  407. DECODE_PRINTF("SHLD\t");
  408. FETCH_DECODE_MODRM(mod, rh, rl);
  409. if (mod < 3) {
  410. destoffset = decode_rmXX_address(mod, rl);
  411. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  412. u32 destval;
  413. u32 *shiftreg;
  414. DECODE_PRINTF(",");
  415. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  416. DECODE_PRINTF(",CL\n");
  417. TRACE_AND_STEP();
  418. destval = fetch_data_long(destoffset);
  419. destval = shld_long(destval,*shiftreg,M.x86.R_CL);
  420. store_data_long(destoffset, destval);
  421. } else {
  422. u16 destval;
  423. u16 *shiftreg;
  424. DECODE_PRINTF(",");
  425. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  426. DECODE_PRINTF(",CL\n");
  427. TRACE_AND_STEP();
  428. destval = fetch_data_word(destoffset);
  429. destval = shld_word(destval,*shiftreg,M.x86.R_CL);
  430. store_data_word(destoffset, destval);
  431. }
  432. } else { /* register to register */
  433. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  434. u32 *destreg,*shiftreg;
  435. destreg = DECODE_RM_LONG_REGISTER(rl);
  436. DECODE_PRINTF(",");
  437. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  438. DECODE_PRINTF(",CL\n");
  439. TRACE_AND_STEP();
  440. *destreg = shld_long(*destreg,*shiftreg,M.x86.R_CL);
  441. } else {
  442. u16 *destreg,*shiftreg;
  443. destreg = DECODE_RM_WORD_REGISTER(rl);
  444. DECODE_PRINTF(",");
  445. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  446. DECODE_PRINTF(",CL\n");
  447. TRACE_AND_STEP();
  448. *destreg = shld_word(*destreg,*shiftreg,M.x86.R_CL);
  449. }
  450. }
  451. DECODE_CLEAR_SEGOVR();
  452. END_OF_INSTR();
  453. }
  454. /****************************************************************************
  455. REMARKS:
  456. Handles opcode 0x0f,0xa8
  457. ****************************************************************************/
  458. void x86emuOp2_push_GS(u8 X86EMU_UNUSED(op2))
  459. {
  460. START_OF_INSTR();
  461. DECODE_PRINTF("PUSH\tGS\n");
  462. TRACE_AND_STEP();
  463. push_word(M.x86.R_GS);
  464. DECODE_CLEAR_SEGOVR();
  465. END_OF_INSTR();
  466. }
  467. /****************************************************************************
  468. REMARKS:
  469. Handles opcode 0x0f,0xa9
  470. ****************************************************************************/
  471. void x86emuOp2_pop_GS(u8 X86EMU_UNUSED(op2))
  472. {
  473. START_OF_INSTR();
  474. DECODE_PRINTF("POP\tGS\n");
  475. TRACE_AND_STEP();
  476. M.x86.R_GS = pop_word();
  477. DECODE_CLEAR_SEGOVR();
  478. END_OF_INSTR();
  479. }
  480. /****************************************************************************
  481. REMARKS:
  482. Handles opcode 0x0f,0xaa
  483. ****************************************************************************/
  484. void x86emuOp2_bts_R(u8 X86EMU_UNUSED(op2))
  485. {
  486. int mod, rl, rh;
  487. uint srcoffset;
  488. int bit,disp;
  489. START_OF_INSTR();
  490. DECODE_PRINTF("BTS\t");
  491. FETCH_DECODE_MODRM(mod, rh, rl);
  492. if (mod < 3) {
  493. srcoffset = decode_rmXX_address(mod, rl);
  494. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  495. u32 srcval,mask;
  496. u32 *shiftreg;
  497. DECODE_PRINTF(",");
  498. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  499. TRACE_AND_STEP();
  500. bit = *shiftreg & 0x1F;
  501. disp = (s16)*shiftreg >> 5;
  502. srcval = fetch_data_long(srcoffset+disp);
  503. mask = (0x1 << bit);
  504. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  505. store_data_long(srcoffset+disp, srcval | mask);
  506. } else {
  507. u16 srcval,mask;
  508. u16 *shiftreg;
  509. DECODE_PRINTF(",");
  510. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  511. TRACE_AND_STEP();
  512. bit = *shiftreg & 0xF;
  513. disp = (s16)*shiftreg >> 4;
  514. srcval = fetch_data_word(srcoffset+disp);
  515. mask = (u16)(0x1 << bit);
  516. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  517. store_data_word(srcoffset+disp, srcval | mask);
  518. }
  519. } else { /* register to register */
  520. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  521. u32 *srcreg,*shiftreg;
  522. u32 mask;
  523. srcreg = DECODE_RM_LONG_REGISTER(rl);
  524. DECODE_PRINTF(",");
  525. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  526. TRACE_AND_STEP();
  527. bit = *shiftreg & 0x1F;
  528. mask = (0x1 << bit);
  529. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  530. *srcreg |= mask;
  531. } else {
  532. u16 *srcreg,*shiftreg;
  533. u16 mask;
  534. srcreg = DECODE_RM_WORD_REGISTER(rl);
  535. DECODE_PRINTF(",");
  536. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  537. TRACE_AND_STEP();
  538. bit = *shiftreg & 0xF;
  539. mask = (u16)(0x1 << bit);
  540. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  541. *srcreg |= mask;
  542. }
  543. }
  544. DECODE_CLEAR_SEGOVR();
  545. END_OF_INSTR();
  546. }
  547. /****************************************************************************
  548. REMARKS:
  549. Handles opcode 0x0f,0xac
  550. ****************************************************************************/
  551. void x86emuOp2_shrd_IMM(u8 X86EMU_UNUSED(op2))
  552. {
  553. int mod, rl, rh;
  554. uint destoffset;
  555. u8 shift;
  556. START_OF_INSTR();
  557. DECODE_PRINTF("SHLD\t");
  558. FETCH_DECODE_MODRM(mod, rh, rl);
  559. if (mod < 3) {
  560. destoffset = decode_rmXX_address(mod, rl);
  561. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  562. u32 destval;
  563. u32 *shiftreg;
  564. DECODE_PRINTF(",");
  565. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  566. DECODE_PRINTF(",");
  567. shift = fetch_byte_imm();
  568. DECODE_PRINTF2("%d\n", shift);
  569. TRACE_AND_STEP();
  570. destval = fetch_data_long(destoffset);
  571. destval = shrd_long(destval,*shiftreg,shift);
  572. store_data_long(destoffset, destval);
  573. } else {
  574. u16 destval;
  575. u16 *shiftreg;
  576. DECODE_PRINTF(",");
  577. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  578. DECODE_PRINTF(",");
  579. shift = fetch_byte_imm();
  580. DECODE_PRINTF2("%d\n", shift);
  581. TRACE_AND_STEP();
  582. destval = fetch_data_word(destoffset);
  583. destval = shrd_word(destval,*shiftreg,shift);
  584. store_data_word(destoffset, destval);
  585. }
  586. } else { /* register to register */
  587. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  588. u32 *destreg,*shiftreg;
  589. destreg = DECODE_RM_LONG_REGISTER(rl);
  590. DECODE_PRINTF(",");
  591. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  592. DECODE_PRINTF(",");
  593. shift = fetch_byte_imm();
  594. DECODE_PRINTF2("%d\n", shift);
  595. TRACE_AND_STEP();
  596. *destreg = shrd_long(*destreg,*shiftreg,shift);
  597. } else {
  598. u16 *destreg,*shiftreg;
  599. destreg = DECODE_RM_WORD_REGISTER(rl);
  600. DECODE_PRINTF(",");
  601. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  602. DECODE_PRINTF(",");
  603. shift = fetch_byte_imm();
  604. DECODE_PRINTF2("%d\n", shift);
  605. TRACE_AND_STEP();
  606. *destreg = shrd_word(*destreg,*shiftreg,shift);
  607. }
  608. }
  609. DECODE_CLEAR_SEGOVR();
  610. END_OF_INSTR();
  611. }
  612. /****************************************************************************
  613. REMARKS:
  614. Handles opcode 0x0f,0xad
  615. ****************************************************************************/
  616. void x86emuOp2_shrd_CL(u8 X86EMU_UNUSED(op2))
  617. {
  618. int mod, rl, rh;
  619. uint destoffset;
  620. START_OF_INSTR();
  621. DECODE_PRINTF("SHLD\t");
  622. FETCH_DECODE_MODRM(mod, rh, rl);
  623. if (mod < 3) {
  624. destoffset = decode_rmXX_address(mod, rl);
  625. DECODE_PRINTF(",");
  626. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  627. u32 destval;
  628. u32 *shiftreg;
  629. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  630. DECODE_PRINTF(",CL\n");
  631. TRACE_AND_STEP();
  632. destval = fetch_data_long(destoffset);
  633. destval = shrd_long(destval,*shiftreg,M.x86.R_CL);
  634. store_data_long(destoffset, destval);
  635. } else {
  636. u16 destval;
  637. u16 *shiftreg;
  638. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  639. DECODE_PRINTF(",CL\n");
  640. TRACE_AND_STEP();
  641. destval = fetch_data_word(destoffset);
  642. destval = shrd_word(destval,*shiftreg,M.x86.R_CL);
  643. store_data_word(destoffset, destval);
  644. }
  645. } else { /* register to register */
  646. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  647. u32 *destreg,*shiftreg;
  648. destreg = DECODE_RM_LONG_REGISTER(rl);
  649. DECODE_PRINTF(",");
  650. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  651. DECODE_PRINTF(",CL\n");
  652. TRACE_AND_STEP();
  653. *destreg = shrd_long(*destreg,*shiftreg,M.x86.R_CL);
  654. } else {
  655. u16 *destreg,*shiftreg;
  656. destreg = DECODE_RM_WORD_REGISTER(rl);
  657. DECODE_PRINTF(",");
  658. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  659. DECODE_PRINTF(",CL\n");
  660. TRACE_AND_STEP();
  661. *destreg = shrd_word(*destreg,*shiftreg,M.x86.R_CL);
  662. }
  663. }
  664. DECODE_CLEAR_SEGOVR();
  665. END_OF_INSTR();
  666. }
  667. /****************************************************************************
  668. REMARKS:
  669. Handles opcode 0x0f,0xaf
  670. ****************************************************************************/
  671. void x86emuOp2_imul_R_RM(u8 X86EMU_UNUSED(op2))
  672. {
  673. int mod, rl, rh;
  674. uint srcoffset;
  675. START_OF_INSTR();
  676. DECODE_PRINTF("IMUL\t");
  677. FETCH_DECODE_MODRM(mod, rh, rl);
  678. if (mod < 3) {
  679. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  680. u32 *destreg;
  681. u32 srcval;
  682. u32 res_lo,res_hi;
  683. destreg = DECODE_RM_LONG_REGISTER(rh);
  684. DECODE_PRINTF(",");
  685. srcoffset = decode_rmXX_address(mod, rl);
  686. srcval = fetch_data_long(srcoffset);
  687. TRACE_AND_STEP();
  688. imul_long_direct(&res_lo,&res_hi,(s32)*destreg,(s32)srcval);
  689. if (res_hi != 0) {
  690. SET_FLAG(F_CF);
  691. SET_FLAG(F_OF);
  692. } else {
  693. CLEAR_FLAG(F_CF);
  694. CLEAR_FLAG(F_OF);
  695. }
  696. *destreg = (u32)res_lo;
  697. } else {
  698. u16 *destreg;
  699. u16 srcval;
  700. u32 res;
  701. destreg = DECODE_RM_WORD_REGISTER(rh);
  702. DECODE_PRINTF(",");
  703. srcoffset = decode_rmXX_address(mod, rl);
  704. srcval = fetch_data_word(srcoffset);
  705. TRACE_AND_STEP();
  706. res = (s16)*destreg * (s16)srcval;
  707. if (res > 0xFFFF) {
  708. SET_FLAG(F_CF);
  709. SET_FLAG(F_OF);
  710. } else {
  711. CLEAR_FLAG(F_CF);
  712. CLEAR_FLAG(F_OF);
  713. }
  714. *destreg = (u16)res;
  715. }
  716. } else { /* register to register */
  717. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  718. u32 *destreg,*srcreg;
  719. u32 res_lo,res_hi;
  720. destreg = DECODE_RM_LONG_REGISTER(rh);
  721. DECODE_PRINTF(",");
  722. srcreg = DECODE_RM_LONG_REGISTER(rl);
  723. TRACE_AND_STEP();
  724. imul_long_direct(&res_lo,&res_hi,(s32)*destreg,(s32)*srcreg);
  725. if (res_hi != 0) {
  726. SET_FLAG(F_CF);
  727. SET_FLAG(F_OF);
  728. } else {
  729. CLEAR_FLAG(F_CF);
  730. CLEAR_FLAG(F_OF);
  731. }
  732. *destreg = (u32)res_lo;
  733. } else {
  734. u16 *destreg,*srcreg;
  735. u32 res;
  736. destreg = DECODE_RM_WORD_REGISTER(rh);
  737. DECODE_PRINTF(",");
  738. srcreg = DECODE_RM_WORD_REGISTER(rl);
  739. res = (s16)*destreg * (s16)*srcreg;
  740. if (res > 0xFFFF) {
  741. SET_FLAG(F_CF);
  742. SET_FLAG(F_OF);
  743. } else {
  744. CLEAR_FLAG(F_CF);
  745. CLEAR_FLAG(F_OF);
  746. }
  747. *destreg = (u16)res;
  748. }
  749. }
  750. DECODE_CLEAR_SEGOVR();
  751. END_OF_INSTR();
  752. }
  753. /****************************************************************************
  754. REMARKS:
  755. Handles opcode 0x0f,0xb2
  756. ****************************************************************************/
  757. void x86emuOp2_lss_R_IMM(u8 X86EMU_UNUSED(op2))
  758. {
  759. int mod, rh, rl;
  760. u16 *dstreg;
  761. uint srcoffset;
  762. START_OF_INSTR();
  763. DECODE_PRINTF("LSS\t");
  764. FETCH_DECODE_MODRM(mod, rh, rl);
  765. if (mod < 3) {
  766. dstreg = DECODE_RM_WORD_REGISTER(rh);
  767. DECODE_PRINTF(",");
  768. srcoffset = decode_rmXX_address(mod, rl);
  769. DECODE_PRINTF("\n");
  770. TRACE_AND_STEP();
  771. *dstreg = fetch_data_word(srcoffset);
  772. M.x86.R_SS = fetch_data_word(srcoffset + 2);
  773. } else { /* register to register */
  774. /* UNDEFINED! */
  775. TRACE_AND_STEP();
  776. }
  777. DECODE_CLEAR_SEGOVR();
  778. END_OF_INSTR();
  779. }
  780. /****************************************************************************
  781. REMARKS:
  782. Handles opcode 0x0f,0xb3
  783. ****************************************************************************/
  784. void x86emuOp2_btr_R(u8 X86EMU_UNUSED(op2))
  785. {
  786. int mod, rl, rh;
  787. uint srcoffset;
  788. int bit,disp;
  789. START_OF_INSTR();
  790. DECODE_PRINTF("BTR\t");
  791. FETCH_DECODE_MODRM(mod, rh, rl);
  792. if (mod < 3) {
  793. srcoffset = decode_rmXX_address(mod, rl);
  794. DECODE_PRINTF(",");
  795. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  796. u32 srcval,mask;
  797. u32 *shiftreg;
  798. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  799. TRACE_AND_STEP();
  800. bit = *shiftreg & 0x1F;
  801. disp = (s16)*shiftreg >> 5;
  802. srcval = fetch_data_long(srcoffset+disp);
  803. mask = (0x1 << bit);
  804. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  805. store_data_long(srcoffset+disp, srcval & ~mask);
  806. } else {
  807. u16 srcval,mask;
  808. u16 *shiftreg;
  809. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  810. TRACE_AND_STEP();
  811. bit = *shiftreg & 0xF;
  812. disp = (s16)*shiftreg >> 4;
  813. srcval = fetch_data_word(srcoffset+disp);
  814. mask = (u16)(0x1 << bit);
  815. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  816. store_data_word(srcoffset+disp, (u16)(srcval & ~mask));
  817. }
  818. } else { /* register to register */
  819. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  820. u32 *srcreg,*shiftreg;
  821. u32 mask;
  822. srcreg = DECODE_RM_LONG_REGISTER(rl);
  823. DECODE_PRINTF(",");
  824. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  825. TRACE_AND_STEP();
  826. bit = *shiftreg & 0x1F;
  827. mask = (0x1 << bit);
  828. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  829. *srcreg &= ~mask;
  830. } else {
  831. u16 *srcreg,*shiftreg;
  832. u16 mask;
  833. srcreg = DECODE_RM_WORD_REGISTER(rl);
  834. DECODE_PRINTF(",");
  835. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  836. TRACE_AND_STEP();
  837. bit = *shiftreg & 0xF;
  838. mask = (u16)(0x1 << bit);
  839. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  840. *srcreg &= ~mask;
  841. }
  842. }
  843. DECODE_CLEAR_SEGOVR();
  844. END_OF_INSTR();
  845. }
  846. /****************************************************************************
  847. REMARKS:
  848. Handles opcode 0x0f,0xb4
  849. ****************************************************************************/
  850. void x86emuOp2_lfs_R_IMM(u8 X86EMU_UNUSED(op2))
  851. {
  852. int mod, rh, rl;
  853. u16 *dstreg;
  854. uint srcoffset;
  855. START_OF_INSTR();
  856. DECODE_PRINTF("LFS\t");
  857. FETCH_DECODE_MODRM(mod, rh, rl);
  858. if (mod < 3) {
  859. dstreg = DECODE_RM_WORD_REGISTER(rh);
  860. DECODE_PRINTF(",");
  861. srcoffset = decode_rmXX_address(mod, rl);
  862. DECODE_PRINTF("\n");
  863. TRACE_AND_STEP();
  864. *dstreg = fetch_data_word(srcoffset);
  865. M.x86.R_FS = fetch_data_word(srcoffset + 2);
  866. } else { /* register to register */
  867. /* UNDEFINED! */
  868. TRACE_AND_STEP();
  869. }
  870. DECODE_CLEAR_SEGOVR();
  871. END_OF_INSTR();
  872. }
  873. /****************************************************************************
  874. REMARKS:
  875. Handles opcode 0x0f,0xb5
  876. ****************************************************************************/
  877. void x86emuOp2_lgs_R_IMM(u8 X86EMU_UNUSED(op2))
  878. {
  879. int mod, rh, rl;
  880. u16 *dstreg;
  881. uint srcoffset;
  882. START_OF_INSTR();
  883. DECODE_PRINTF("LGS\t");
  884. FETCH_DECODE_MODRM(mod, rh, rl);
  885. if (mod < 3) {
  886. dstreg = DECODE_RM_WORD_REGISTER(rh);
  887. DECODE_PRINTF(",");
  888. srcoffset = decode_rmXX_address(mod, rl);
  889. DECODE_PRINTF("\n");
  890. TRACE_AND_STEP();
  891. *dstreg = fetch_data_word(srcoffset);
  892. M.x86.R_GS = fetch_data_word(srcoffset + 2);
  893. } else { /* register to register */
  894. /* UNDEFINED! */
  895. TRACE_AND_STEP();
  896. }
  897. DECODE_CLEAR_SEGOVR();
  898. END_OF_INSTR();
  899. }
  900. /****************************************************************************
  901. REMARKS:
  902. Handles opcode 0x0f,0xb6
  903. ****************************************************************************/
  904. void x86emuOp2_movzx_byte_R_RM(u8 X86EMU_UNUSED(op2))
  905. {
  906. int mod, rl, rh;
  907. uint srcoffset;
  908. START_OF_INSTR();
  909. DECODE_PRINTF("MOVZX\t");
  910. FETCH_DECODE_MODRM(mod, rh, rl);
  911. if (mod < 3) {
  912. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  913. u32 *destreg;
  914. u32 srcval;
  915. destreg = DECODE_RM_LONG_REGISTER(rh);
  916. DECODE_PRINTF(",");
  917. srcoffset = decode_rmXX_address(mod, rl);
  918. srcval = fetch_data_byte(srcoffset);
  919. DECODE_PRINTF("\n");
  920. TRACE_AND_STEP();
  921. *destreg = srcval;
  922. } else {
  923. u16 *destreg;
  924. u16 srcval;
  925. destreg = DECODE_RM_WORD_REGISTER(rh);
  926. DECODE_PRINTF(",");
  927. srcoffset = decode_rmXX_address(mod, rl);
  928. srcval = fetch_data_byte(srcoffset);
  929. DECODE_PRINTF("\n");
  930. TRACE_AND_STEP();
  931. *destreg = srcval;
  932. }
  933. } else { /* register to register */
  934. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  935. u32 *destreg;
  936. u8 *srcreg;
  937. destreg = DECODE_RM_LONG_REGISTER(rh);
  938. DECODE_PRINTF(",");
  939. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  940. DECODE_PRINTF("\n");
  941. TRACE_AND_STEP();
  942. *destreg = *srcreg;
  943. } else {
  944. u16 *destreg;
  945. u8 *srcreg;
  946. destreg = DECODE_RM_WORD_REGISTER(rh);
  947. DECODE_PRINTF(",");
  948. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  949. DECODE_PRINTF("\n");
  950. TRACE_AND_STEP();
  951. *destreg = *srcreg;
  952. }
  953. }
  954. DECODE_CLEAR_SEGOVR();
  955. END_OF_INSTR();
  956. }
  957. /****************************************************************************
  958. REMARKS:
  959. Handles opcode 0x0f,0xb7
  960. ****************************************************************************/
  961. void x86emuOp2_movzx_word_R_RM(u8 X86EMU_UNUSED(op2))
  962. {
  963. int mod, rl, rh;
  964. uint srcoffset;
  965. u32 *destreg;
  966. u32 srcval;
  967. u16 *srcreg;
  968. START_OF_INSTR();
  969. DECODE_PRINTF("MOVZX\t");
  970. FETCH_DECODE_MODRM(mod, rh, rl);
  971. if (mod < 3) {
  972. destreg = DECODE_RM_LONG_REGISTER(rh);
  973. DECODE_PRINTF(",");
  974. srcoffset = decode_rmXX_address(mod, rl);
  975. srcval = fetch_data_word(srcoffset);
  976. DECODE_PRINTF("\n");
  977. TRACE_AND_STEP();
  978. *destreg = srcval;
  979. } else { /* register to register */
  980. destreg = DECODE_RM_LONG_REGISTER(rh);
  981. DECODE_PRINTF(",");
  982. srcreg = DECODE_RM_WORD_REGISTER(rl);
  983. DECODE_PRINTF("\n");
  984. TRACE_AND_STEP();
  985. *destreg = *srcreg;
  986. }
  987. DECODE_CLEAR_SEGOVR();
  988. END_OF_INSTR();
  989. }
  990. /****************************************************************************
  991. REMARKS:
  992. Handles opcode 0x0f,0xba
  993. ****************************************************************************/
  994. void x86emuOp2_btX_I(u8 X86EMU_UNUSED(op2))
  995. {
  996. int mod, rl, rh;
  997. uint srcoffset;
  998. u8 shift;
  999. int bit;
  1000. START_OF_INSTR();
  1001. FETCH_DECODE_MODRM(mod, rh, rl);
  1002. switch (rh) {
  1003. case 4:
  1004. DECODE_PRINTF("BT\t");
  1005. break;
  1006. case 5:
  1007. DECODE_PRINTF("BTS\t");
  1008. break;
  1009. case 6:
  1010. DECODE_PRINTF("BTR\t");
  1011. break;
  1012. case 7:
  1013. DECODE_PRINTF("BTC\t");
  1014. break;
  1015. default:
  1016. DECODE_PRINTF("ILLEGAL EXTENDED X86 OPCODE\n");
  1017. TRACE_REGS();
  1018. printk("%04x:%04x: %02X%02X ILLEGAL EXTENDED X86 OPCODE EXTENSION!\n",
  1019. M.x86.R_CS, M.x86.R_IP-3,op2, (mod<<6)|(rh<<3)|rl);
  1020. HALT_SYS();
  1021. }
  1022. if (mod < 3) {
  1023. srcoffset = decode_rmXX_address(mod, rl);
  1024. shift = fetch_byte_imm();
  1025. DECODE_PRINTF2(",%d\n", shift);
  1026. TRACE_AND_STEP();
  1027. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1028. u32 srcval, mask;
  1029. bit = shift & 0x1F;
  1030. srcval = fetch_data_long(srcoffset);
  1031. mask = (0x1 << bit);
  1032. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1033. switch (rh) {
  1034. case 5:
  1035. store_data_long(srcoffset, srcval | mask);
  1036. break;
  1037. case 6:
  1038. store_data_long(srcoffset, srcval & ~mask);
  1039. break;
  1040. case 7:
  1041. store_data_long(srcoffset, srcval ^ mask);
  1042. break;
  1043. default:
  1044. break;
  1045. }
  1046. } else {
  1047. u16 srcval, mask;
  1048. bit = shift & 0xF;
  1049. srcval = fetch_data_word(srcoffset);
  1050. mask = (0x1 << bit);
  1051. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1052. switch (rh) {
  1053. case 5:
  1054. store_data_word(srcoffset, srcval | mask);
  1055. break;
  1056. case 6:
  1057. store_data_word(srcoffset, srcval & ~mask);
  1058. break;
  1059. case 7:
  1060. store_data_word(srcoffset, srcval ^ mask);
  1061. break;
  1062. default:
  1063. break;
  1064. }
  1065. }
  1066. } else { /* register to register */
  1067. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1068. u32 *srcreg;
  1069. u32 mask;
  1070. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1071. shift = fetch_byte_imm();
  1072. DECODE_PRINTF2(",%d\n", shift);
  1073. TRACE_AND_STEP();
  1074. bit = shift & 0x1F;
  1075. mask = (0x1 << bit);
  1076. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1077. switch (rh) {
  1078. case 5:
  1079. *srcreg |= mask;
  1080. break;
  1081. case 6:
  1082. *srcreg &= ~mask;
  1083. break;
  1084. case 7:
  1085. *srcreg ^= mask;
  1086. break;
  1087. default:
  1088. break;
  1089. }
  1090. } else {
  1091. u16 *srcreg;
  1092. u16 mask;
  1093. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1094. shift = fetch_byte_imm();
  1095. DECODE_PRINTF2(",%d\n", shift);
  1096. TRACE_AND_STEP();
  1097. bit = shift & 0xF;
  1098. mask = (0x1 << bit);
  1099. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1100. switch (rh) {
  1101. case 5:
  1102. *srcreg |= mask;
  1103. break;
  1104. case 6:
  1105. *srcreg &= ~mask;
  1106. break;
  1107. case 7:
  1108. *srcreg ^= mask;
  1109. break;
  1110. default:
  1111. break;
  1112. }
  1113. }
  1114. }
  1115. DECODE_CLEAR_SEGOVR();
  1116. END_OF_INSTR();
  1117. }
  1118. /****************************************************************************
  1119. REMARKS:
  1120. Handles opcode 0x0f,0xbb
  1121. ****************************************************************************/
  1122. void x86emuOp2_btc_R(u8 X86EMU_UNUSED(op2))
  1123. {
  1124. int mod, rl, rh;
  1125. uint srcoffset;
  1126. int bit,disp;
  1127. START_OF_INSTR();
  1128. DECODE_PRINTF("BTC\t");
  1129. FETCH_DECODE_MODRM(mod, rh, rl);
  1130. if (mod < 3) {
  1131. srcoffset = decode_rmXX_address(mod, rl);
  1132. DECODE_PRINTF(",");
  1133. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1134. u32 srcval,mask;
  1135. u32 *shiftreg;
  1136. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  1137. TRACE_AND_STEP();
  1138. bit = *shiftreg & 0x1F;
  1139. disp = (s16)*shiftreg >> 5;
  1140. srcval = fetch_data_long(srcoffset+disp);
  1141. mask = (0x1 << bit);
  1142. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1143. store_data_long(srcoffset+disp, srcval ^ mask);
  1144. } else {
  1145. u16 srcval,mask;
  1146. u16 *shiftreg;
  1147. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  1148. TRACE_AND_STEP();
  1149. bit = *shiftreg & 0xF;
  1150. disp = (s16)*shiftreg >> 4;
  1151. srcval = fetch_data_word(srcoffset+disp);
  1152. mask = (u16)(0x1 << bit);
  1153. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1154. store_data_word(srcoffset+disp, (u16)(srcval ^ mask));
  1155. }
  1156. } else { /* register to register */
  1157. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1158. u32 *srcreg,*shiftreg;
  1159. u32 mask;
  1160. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1161. DECODE_PRINTF(",");
  1162. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  1163. TRACE_AND_STEP();
  1164. bit = *shiftreg & 0x1F;
  1165. mask = (0x1 << bit);
  1166. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1167. *srcreg ^= mask;
  1168. } else {
  1169. u16 *srcreg,*shiftreg;
  1170. u16 mask;
  1171. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1172. DECODE_PRINTF(",");
  1173. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  1174. TRACE_AND_STEP();
  1175. bit = *shiftreg & 0xF;
  1176. mask = (u16)(0x1 << bit);
  1177. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1178. *srcreg ^= mask;
  1179. }
  1180. }
  1181. DECODE_CLEAR_SEGOVR();
  1182. END_OF_INSTR();
  1183. }
  1184. /****************************************************************************
  1185. REMARKS:
  1186. Handles opcode 0x0f,0xbc
  1187. ****************************************************************************/
  1188. void x86emuOp2_bsf(u8 X86EMU_UNUSED(op2))
  1189. {
  1190. int mod, rl, rh;
  1191. uint srcoffset;
  1192. START_OF_INSTR();
  1193. DECODE_PRINTF("BSF\n");
  1194. FETCH_DECODE_MODRM(mod, rh, rl);
  1195. if (mod < 3) {
  1196. srcoffset = decode_rmXX_address(mod, rl);
  1197. DECODE_PRINTF(",");
  1198. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1199. u32 srcval, *dstreg;
  1200. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1201. TRACE_AND_STEP();
  1202. srcval = fetch_data_long(srcoffset);
  1203. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1204. for(*dstreg = 0; *dstreg < 32; (*dstreg)++)
  1205. if ((srcval >> *dstreg) & 1) break;
  1206. } else {
  1207. u16 srcval, *dstreg;
  1208. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1209. TRACE_AND_STEP();
  1210. srcval = fetch_data_word(srcoffset);
  1211. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1212. for(*dstreg = 0; *dstreg < 16; (*dstreg)++)
  1213. if ((srcval >> *dstreg) & 1) break;
  1214. }
  1215. } else { /* register to register */
  1216. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1217. u32 *srcreg, *dstreg;
  1218. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1219. DECODE_PRINTF(",");
  1220. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1221. TRACE_AND_STEP();
  1222. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1223. for(*dstreg = 0; *dstreg < 32; (*dstreg)++)
  1224. if ((*srcreg >> *dstreg) & 1) break;
  1225. } else {
  1226. u16 *srcreg, *dstreg;
  1227. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1228. DECODE_PRINTF(",");
  1229. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1230. TRACE_AND_STEP();
  1231. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1232. for(*dstreg = 0; *dstreg < 16; (*dstreg)++)
  1233. if ((*srcreg >> *dstreg) & 1) break;
  1234. }
  1235. }
  1236. DECODE_CLEAR_SEGOVR();
  1237. END_OF_INSTR();
  1238. }
  1239. /****************************************************************************
  1240. REMARKS:
  1241. Handles opcode 0x0f,0xbd
  1242. ****************************************************************************/
  1243. void x86emuOp2_bsr(u8 X86EMU_UNUSED(op2))
  1244. {
  1245. int mod, rl, rh;
  1246. uint srcoffset;
  1247. START_OF_INSTR();
  1248. DECODE_PRINTF("BSF\n");
  1249. FETCH_DECODE_MODRM(mod, rh, rl);
  1250. if (mod < 3) {
  1251. srcoffset = decode_rmXX_address(mod, rl);
  1252. DECODE_PRINTF(",");
  1253. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1254. u32 srcval, *dstreg;
  1255. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1256. TRACE_AND_STEP();
  1257. srcval = fetch_data_long(srcoffset);
  1258. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1259. for(*dstreg = 31; *dstreg > 0; (*dstreg)--)
  1260. if ((srcval >> *dstreg) & 1) break;
  1261. } else {
  1262. u16 srcval, *dstreg;
  1263. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1264. TRACE_AND_STEP();
  1265. srcval = fetch_data_word(srcoffset);
  1266. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1267. for(*dstreg = 15; *dstreg > 0; (*dstreg)--)
  1268. if ((srcval >> *dstreg) & 1) break;
  1269. }
  1270. } else { /* register to register */
  1271. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1272. u32 *srcreg, *dstreg;
  1273. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1274. DECODE_PRINTF(",");
  1275. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1276. TRACE_AND_STEP();
  1277. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1278. for(*dstreg = 31; *dstreg > 0; (*dstreg)--)
  1279. if ((*srcreg >> *dstreg) & 1) break;
  1280. } else {
  1281. u16 *srcreg, *dstreg;
  1282. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1283. DECODE_PRINTF(",");
  1284. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1285. TRACE_AND_STEP();
  1286. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1287. for(*dstreg = 15; *dstreg > 0; (*dstreg)--)
  1288. if ((*srcreg >> *dstreg) & 1) break;
  1289. }
  1290. }
  1291. DECODE_CLEAR_SEGOVR();
  1292. END_OF_INSTR();
  1293. }
  1294. /****************************************************************************
  1295. REMARKS:
  1296. Handles opcode 0x0f,0xbe
  1297. ****************************************************************************/
  1298. void x86emuOp2_movsx_byte_R_RM(u8 X86EMU_UNUSED(op2))
  1299. {
  1300. int mod, rl, rh;
  1301. uint srcoffset;
  1302. START_OF_INSTR();
  1303. DECODE_PRINTF("MOVSX\t");
  1304. FETCH_DECODE_MODRM(mod, rh, rl);
  1305. if (mod < 3) {
  1306. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1307. u32 *destreg;
  1308. u32 srcval;
  1309. destreg = DECODE_RM_LONG_REGISTER(rh);
  1310. DECODE_PRINTF(",");
  1311. srcoffset = decode_rmXX_address(mod, rl);
  1312. srcval = (s32)((s8)fetch_data_byte(srcoffset));
  1313. DECODE_PRINTF("\n");
  1314. TRACE_AND_STEP();
  1315. *destreg = srcval;
  1316. } else {
  1317. u16 *destreg;
  1318. u16 srcval;
  1319. destreg = DECODE_RM_WORD_REGISTER(rh);
  1320. DECODE_PRINTF(",");
  1321. srcoffset = decode_rmXX_address(mod, rl);
  1322. srcval = (s16)((s8)fetch_data_byte(srcoffset));
  1323. DECODE_PRINTF("\n");
  1324. TRACE_AND_STEP();
  1325. *destreg = srcval;
  1326. }
  1327. } else { /* register to register */
  1328. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1329. u32 *destreg;
  1330. u8 *srcreg;
  1331. destreg = DECODE_RM_LONG_REGISTER(rh);
  1332. DECODE_PRINTF(",");
  1333. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  1334. DECODE_PRINTF("\n");
  1335. TRACE_AND_STEP();
  1336. *destreg = (s32)((s8)*srcreg);
  1337. } else {
  1338. u16 *destreg;
  1339. u8 *srcreg;
  1340. destreg = DECODE_RM_WORD_REGISTER(rh);
  1341. DECODE_PRINTF(",");
  1342. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  1343. DECODE_PRINTF("\n");
  1344. TRACE_AND_STEP();
  1345. *destreg = (s16)((s8)*srcreg);
  1346. }
  1347. }
  1348. DECODE_CLEAR_SEGOVR();
  1349. END_OF_INSTR();
  1350. }
  1351. /****************************************************************************
  1352. REMARKS:
  1353. Handles opcode 0x0f,0xbf
  1354. ****************************************************************************/
  1355. void x86emuOp2_movsx_word_R_RM(u8 X86EMU_UNUSED(op2))
  1356. {
  1357. int mod, rl, rh;
  1358. uint srcoffset;
  1359. u32 *destreg;
  1360. u32 srcval;
  1361. u16 *srcreg;
  1362. START_OF_INSTR();
  1363. DECODE_PRINTF("MOVSX\t");
  1364. FETCH_DECODE_MODRM(mod, rh, rl);
  1365. if (mod < 3) {
  1366. destreg = DECODE_RM_LONG_REGISTER(rh);
  1367. DECODE_PRINTF(",");
  1368. srcoffset = decode_rmXX_address(mod, rl);
  1369. srcval = (s32)((s16)fetch_data_word(srcoffset));
  1370. DECODE_PRINTF("\n");
  1371. TRACE_AND_STEP();
  1372. *destreg = srcval;
  1373. } else { /* register to register */
  1374. destreg = DECODE_RM_LONG_REGISTER(rh);
  1375. DECODE_PRINTF(",");
  1376. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1377. DECODE_PRINTF("\n");
  1378. TRACE_AND_STEP();
  1379. *destreg = (s32)((s16)*srcreg);
  1380. }
  1381. DECODE_CLEAR_SEGOVR();
  1382. END_OF_INSTR();
  1383. }
  1384. /***************************************************************************
  1385. * Double byte operation code table:
  1386. **************************************************************************/
  1387. void (*x86emu_optab2[256])(u8) __attribute__((section(".got2"))) =
  1388. {
  1389. /* 0x00 */ x86emuOp2_illegal_op, /* Group F (ring 0 PM) */
  1390. /* 0x01 */ x86emuOp2_illegal_op, /* Group G (ring 0 PM) */
  1391. /* 0x02 */ x86emuOp2_illegal_op, /* lar (ring 0 PM) */
  1392. /* 0x03 */ x86emuOp2_illegal_op, /* lsl (ring 0 PM) */
  1393. /* 0x04 */ x86emuOp2_illegal_op,
  1394. /* 0x05 */ x86emuOp2_illegal_op, /* loadall (undocumented) */
  1395. /* 0x06 */ x86emuOp2_illegal_op, /* clts (ring 0 PM) */
  1396. /* 0x07 */ x86emuOp2_illegal_op, /* loadall (undocumented) */
  1397. /* 0x08 */ x86emuOp2_illegal_op, /* invd (ring 0 PM) */
  1398. /* 0x09 */ x86emuOp2_illegal_op, /* wbinvd (ring 0 PM) */
  1399. /* 0x0a */ x86emuOp2_illegal_op,
  1400. /* 0x0b */ x86emuOp2_illegal_op,
  1401. /* 0x0c */ x86emuOp2_illegal_op,
  1402. /* 0x0d */ x86emuOp2_illegal_op,
  1403. /* 0x0e */ x86emuOp2_illegal_op,
  1404. /* 0x0f */ x86emuOp2_illegal_op,
  1405. /* 0x10 */ x86emuOp2_illegal_op,
  1406. /* 0x11 */ x86emuOp2_illegal_op,
  1407. /* 0x12 */ x86emuOp2_illegal_op,
  1408. /* 0x13 */ x86emuOp2_illegal_op,
  1409. /* 0x14 */ x86emuOp2_illegal_op,
  1410. /* 0x15 */ x86emuOp2_illegal_op,
  1411. /* 0x16 */ x86emuOp2_illegal_op,
  1412. /* 0x17 */ x86emuOp2_illegal_op,
  1413. /* 0x18 */ x86emuOp2_illegal_op,
  1414. /* 0x19 */ x86emuOp2_illegal_op,
  1415. /* 0x1a */ x86emuOp2_illegal_op,
  1416. /* 0x1b */ x86emuOp2_illegal_op,
  1417. /* 0x1c */ x86emuOp2_illegal_op,
  1418. /* 0x1d */ x86emuOp2_illegal_op,
  1419. /* 0x1e */ x86emuOp2_illegal_op,
  1420. /* 0x1f */ x86emuOp2_illegal_op,
  1421. /* 0x20 */ x86emuOp2_illegal_op, /* mov reg32,creg (ring 0 PM) */
  1422. /* 0x21 */ x86emuOp2_illegal_op, /* mov reg32,dreg (ring 0 PM) */
  1423. /* 0x22 */ x86emuOp2_illegal_op, /* mov creg,reg32 (ring 0 PM) */
  1424. /* 0x23 */ x86emuOp2_illegal_op, /* mov dreg,reg32 (ring 0 PM) */
  1425. /* 0x24 */ x86emuOp2_illegal_op, /* mov reg32,treg (ring 0 PM) */
  1426. /* 0x25 */ x86emuOp2_illegal_op,
  1427. /* 0x26 */ x86emuOp2_illegal_op, /* mov treg,reg32 (ring 0 PM) */
  1428. /* 0x27 */ x86emuOp2_illegal_op,
  1429. /* 0x28 */ x86emuOp2_illegal_op,
  1430. /* 0x29 */ x86emuOp2_illegal_op,
  1431. /* 0x2a */ x86emuOp2_illegal_op,
  1432. /* 0x2b */ x86emuOp2_illegal_op,
  1433. /* 0x2c */ x86emuOp2_illegal_op,
  1434. /* 0x2d */ x86emuOp2_illegal_op,
  1435. /* 0x2e */ x86emuOp2_illegal_op,
  1436. /* 0x2f */ x86emuOp2_illegal_op,
  1437. /* 0x30 */ x86emuOp2_illegal_op,
  1438. /* 0x31 */ x86emuOp2_illegal_op,
  1439. /* 0x32 */ x86emuOp2_illegal_op,
  1440. /* 0x33 */ x86emuOp2_illegal_op,
  1441. /* 0x34 */ x86emuOp2_illegal_op,
  1442. /* 0x35 */ x86emuOp2_illegal_op,
  1443. /* 0x36 */ x86emuOp2_illegal_op,
  1444. /* 0x37 */ x86emuOp2_illegal_op,
  1445. /* 0x38 */ x86emuOp2_illegal_op,
  1446. /* 0x39 */ x86emuOp2_illegal_op,
  1447. /* 0x3a */ x86emuOp2_illegal_op,
  1448. /* 0x3b */ x86emuOp2_illegal_op,
  1449. /* 0x3c */ x86emuOp2_illegal_op,
  1450. /* 0x3d */ x86emuOp2_illegal_op,
  1451. /* 0x3e */ x86emuOp2_illegal_op,
  1452. /* 0x3f */ x86emuOp2_illegal_op,
  1453. /* 0x40 */ x86emuOp2_illegal_op,
  1454. /* 0x41 */ x86emuOp2_illegal_op,
  1455. /* 0x42 */ x86emuOp2_illegal_op,
  1456. /* 0x43 */ x86emuOp2_illegal_op,
  1457. /* 0x44 */ x86emuOp2_illegal_op,
  1458. /* 0x45 */ x86emuOp2_illegal_op,
  1459. /* 0x46 */ x86emuOp2_illegal_op,
  1460. /* 0x47 */ x86emuOp2_illegal_op,
  1461. /* 0x48 */ x86emuOp2_illegal_op,
  1462. /* 0x49 */ x86emuOp2_illegal_op,
  1463. /* 0x4a */ x86emuOp2_illegal_op,
  1464. /* 0x4b */ x86emuOp2_illegal_op,
  1465. /* 0x4c */ x86emuOp2_illegal_op,
  1466. /* 0x4d */ x86emuOp2_illegal_op,
  1467. /* 0x4e */ x86emuOp2_illegal_op,
  1468. /* 0x4f */ x86emuOp2_illegal_op,
  1469. /* 0x50 */ x86emuOp2_illegal_op,
  1470. /* 0x51 */ x86emuOp2_illegal_op,
  1471. /* 0x52 */ x86emuOp2_illegal_op,
  1472. /* 0x53 */ x86emuOp2_illegal_op,
  1473. /* 0x54 */ x86emuOp2_illegal_op,
  1474. /* 0x55 */ x86emuOp2_illegal_op,
  1475. /* 0x56 */ x86emuOp2_illegal_op,
  1476. /* 0x57 */ x86emuOp2_illegal_op,
  1477. /* 0x58 */ x86emuOp2_illegal_op,
  1478. /* 0x59 */ x86emuOp2_illegal_op,
  1479. /* 0x5a */ x86emuOp2_illegal_op,
  1480. /* 0x5b */ x86emuOp2_illegal_op,
  1481. /* 0x5c */ x86emuOp2_illegal_op,
  1482. /* 0x5d */ x86emuOp2_illegal_op,
  1483. /* 0x5e */ x86emuOp2_illegal_op,
  1484. /* 0x5f */ x86emuOp2_illegal_op,
  1485. /* 0x60 */ x86emuOp2_illegal_op,
  1486. /* 0x61 */ x86emuOp2_illegal_op,
  1487. /* 0x62 */ x86emuOp2_illegal_op,
  1488. /* 0x63 */ x86emuOp2_illegal_op,
  1489. /* 0x64 */ x86emuOp2_illegal_op,
  1490. /* 0x65 */ x86emuOp2_illegal_op,
  1491. /* 0x66 */ x86emuOp2_illegal_op,
  1492. /* 0x67 */ x86emuOp2_illegal_op,
  1493. /* 0x68 */ x86emuOp2_illegal_op,
  1494. /* 0x69 */ x86emuOp2_illegal_op,
  1495. /* 0x6a */ x86emuOp2_illegal_op,
  1496. /* 0x6b */ x86emuOp2_illegal_op,
  1497. /* 0x6c */ x86emuOp2_illegal_op,
  1498. /* 0x6d */ x86emuOp2_illegal_op,
  1499. /* 0x6e */ x86emuOp2_illegal_op,
  1500. /* 0x6f */ x86emuOp2_illegal_op,
  1501. /* 0x70 */ x86emuOp2_illegal_op,
  1502. /* 0x71 */ x86emuOp2_illegal_op,
  1503. /* 0x72 */ x86emuOp2_illegal_op,
  1504. /* 0x73 */ x86emuOp2_illegal_op,
  1505. /* 0x74 */ x86emuOp2_illegal_op,
  1506. /* 0x75 */ x86emuOp2_illegal_op,
  1507. /* 0x76 */ x86emuOp2_illegal_op,
  1508. /* 0x77 */ x86emuOp2_illegal_op,
  1509. /* 0x78 */ x86emuOp2_illegal_op,
  1510. /* 0x79 */ x86emuOp2_illegal_op,
  1511. /* 0x7a */ x86emuOp2_illegal_op,
  1512. /* 0x7b */ x86emuOp2_illegal_op,
  1513. /* 0x7c */ x86emuOp2_illegal_op,
  1514. /* 0x7d */ x86emuOp2_illegal_op,
  1515. /* 0x7e */ x86emuOp2_illegal_op,
  1516. /* 0x7f */ x86emuOp2_illegal_op,
  1517. /* 0x80 */ x86emuOp2_long_jump,
  1518. /* 0x81 */ x86emuOp2_long_jump,
  1519. /* 0x82 */ x86emuOp2_long_jump,
  1520. /* 0x83 */ x86emuOp2_long_jump,
  1521. /* 0x84 */ x86emuOp2_long_jump,
  1522. /* 0x85 */ x86emuOp2_long_jump,
  1523. /* 0x86 */ x86emuOp2_long_jump,
  1524. /* 0x87 */ x86emuOp2_long_jump,
  1525. /* 0x88 */ x86emuOp2_long_jump,
  1526. /* 0x89 */ x86emuOp2_long_jump,
  1527. /* 0x8a */ x86emuOp2_long_jump,
  1528. /* 0x8b */ x86emuOp2_long_jump,
  1529. /* 0x8c */ x86emuOp2_long_jump,
  1530. /* 0x8d */ x86emuOp2_long_jump,
  1531. /* 0x8e */ x86emuOp2_long_jump,
  1532. /* 0x8f */ x86emuOp2_long_jump,
  1533. /* 0x90 */ x86emuOp2_set_byte,
  1534. /* 0x91 */ x86emuOp2_set_byte,
  1535. /* 0x92 */ x86emuOp2_set_byte,
  1536. /* 0x93 */ x86emuOp2_set_byte,
  1537. /* 0x94 */ x86emuOp2_set_byte,
  1538. /* 0x95 */ x86emuOp2_set_byte,
  1539. /* 0x96 */ x86emuOp2_set_byte,
  1540. /* 0x97 */ x86emuOp2_set_byte,
  1541. /* 0x98 */ x86emuOp2_set_byte,
  1542. /* 0x99 */ x86emuOp2_set_byte,
  1543. /* 0x9a */ x86emuOp2_set_byte,
  1544. /* 0x9b */ x86emuOp2_set_byte,
  1545. /* 0x9c */ x86emuOp2_set_byte,
  1546. /* 0x9d */ x86emuOp2_set_byte,
  1547. /* 0x9e */ x86emuOp2_set_byte,
  1548. /* 0x9f */ x86emuOp2_set_byte,
  1549. /* 0xa0 */ x86emuOp2_push_FS,
  1550. /* 0xa1 */ x86emuOp2_pop_FS,
  1551. /* 0xa2 */ x86emuOp2_illegal_op,
  1552. /* 0xa3 */ x86emuOp2_bt_R,
  1553. /* 0xa4 */ x86emuOp2_shld_IMM,
  1554. /* 0xa5 */ x86emuOp2_shld_CL,
  1555. /* 0xa6 */ x86emuOp2_illegal_op,
  1556. /* 0xa7 */ x86emuOp2_illegal_op,
  1557. /* 0xa8 */ x86emuOp2_push_GS,
  1558. /* 0xa9 */ x86emuOp2_pop_GS,
  1559. /* 0xaa */ x86emuOp2_illegal_op,
  1560. /* 0xab */ x86emuOp2_bt_R,
  1561. /* 0xac */ x86emuOp2_shrd_IMM,
  1562. /* 0xad */ x86emuOp2_shrd_CL,
  1563. /* 0xae */ x86emuOp2_illegal_op,
  1564. /* 0xaf */ x86emuOp2_imul_R_RM,
  1565. /* 0xb0 */ x86emuOp2_illegal_op, /* TODO: cmpxchg */
  1566. /* 0xb1 */ x86emuOp2_illegal_op, /* TODO: cmpxchg */
  1567. /* 0xb2 */ x86emuOp2_lss_R_IMM,
  1568. /* 0xb3 */ x86emuOp2_btr_R,
  1569. /* 0xb4 */ x86emuOp2_lfs_R_IMM,
  1570. /* 0xb5 */ x86emuOp2_lgs_R_IMM,
  1571. /* 0xb6 */ x86emuOp2_movzx_byte_R_RM,
  1572. /* 0xb7 */ x86emuOp2_movzx_word_R_RM,
  1573. /* 0xb8 */ x86emuOp2_illegal_op,
  1574. /* 0xb9 */ x86emuOp2_illegal_op,
  1575. /* 0xba */ x86emuOp2_btX_I,
  1576. /* 0xbb */ x86emuOp2_btc_R,
  1577. /* 0xbc */ x86emuOp2_bsf,
  1578. /* 0xbd */ x86emuOp2_bsr,
  1579. /* 0xbe */ x86emuOp2_movsx_byte_R_RM,
  1580. /* 0xbf */ x86emuOp2_movsx_word_R_RM,
  1581. /* 0xc0 */ x86emuOp2_illegal_op, /* TODO: xadd */
  1582. /* 0xc1 */ x86emuOp2_illegal_op, /* TODO: xadd */
  1583. /* 0xc2 */ x86emuOp2_illegal_op,
  1584. /* 0xc3 */ x86emuOp2_illegal_op,
  1585. /* 0xc4 */ x86emuOp2_illegal_op,
  1586. /* 0xc5 */ x86emuOp2_illegal_op,
  1587. /* 0xc6 */ x86emuOp2_illegal_op,
  1588. /* 0xc7 */ x86emuOp2_illegal_op,
  1589. /* 0xc8 */ x86emuOp2_illegal_op, /* TODO: bswap */
  1590. /* 0xc9 */ x86emuOp2_illegal_op, /* TODO: bswap */
  1591. /* 0xca */ x86emuOp2_illegal_op, /* TODO: bswap */
  1592. /* 0xcb */ x86emuOp2_illegal_op, /* TODO: bswap */
  1593. /* 0xcc */ x86emuOp2_illegal_op, /* TODO: bswap */
  1594. /* 0xcd */ x86emuOp2_illegal_op, /* TODO: bswap */
  1595. /* 0xce */ x86emuOp2_illegal_op, /* TODO: bswap */
  1596. /* 0xcf */ x86emuOp2_illegal_op, /* TODO: bswap */
  1597. /* 0xd0 */ x86emuOp2_illegal_op,
  1598. /* 0xd1 */ x86emuOp2_illegal_op,
  1599. /* 0xd2 */ x86emuOp2_illegal_op,
  1600. /* 0xd3 */ x86emuOp2_illegal_op,
  1601. /* 0xd4 */ x86emuOp2_illegal_op,
  1602. /* 0xd5 */ x86emuOp2_illegal_op,
  1603. /* 0xd6 */ x86emuOp2_illegal_op,
  1604. /* 0xd7 */ x86emuOp2_illegal_op,
  1605. /* 0xd8 */ x86emuOp2_illegal_op,
  1606. /* 0xd9 */ x86emuOp2_illegal_op,
  1607. /* 0xda */ x86emuOp2_illegal_op,
  1608. /* 0xdb */ x86emuOp2_illegal_op,
  1609. /* 0xdc */ x86emuOp2_illegal_op,
  1610. /* 0xdd */ x86emuOp2_illegal_op,
  1611. /* 0xde */ x86emuOp2_illegal_op,
  1612. /* 0xdf */ x86emuOp2_illegal_op,
  1613. /* 0xe0 */ x86emuOp2_illegal_op,
  1614. /* 0xe1 */ x86emuOp2_illegal_op,
  1615. /* 0xe2 */ x86emuOp2_illegal_op,
  1616. /* 0xe3 */ x86emuOp2_illegal_op,
  1617. /* 0xe4 */ x86emuOp2_illegal_op,
  1618. /* 0xe5 */ x86emuOp2_illegal_op,
  1619. /* 0xe6 */ x86emuOp2_illegal_op,
  1620. /* 0xe7 */ x86emuOp2_illegal_op,
  1621. /* 0xe8 */ x86emuOp2_illegal_op,
  1622. /* 0xe9 */ x86emuOp2_illegal_op,
  1623. /* 0xea */ x86emuOp2_illegal_op,
  1624. /* 0xeb */ x86emuOp2_illegal_op,
  1625. /* 0xec */ x86emuOp2_illegal_op,
  1626. /* 0xed */ x86emuOp2_illegal_op,
  1627. /* 0xee */ x86emuOp2_illegal_op,
  1628. /* 0xef */ x86emuOp2_illegal_op,
  1629. /* 0xf0 */ x86emuOp2_illegal_op,
  1630. /* 0xf1 */ x86emuOp2_illegal_op,
  1631. /* 0xf2 */ x86emuOp2_illegal_op,
  1632. /* 0xf3 */ x86emuOp2_illegal_op,
  1633. /* 0xf4 */ x86emuOp2_illegal_op,
  1634. /* 0xf5 */ x86emuOp2_illegal_op,
  1635. /* 0xf6 */ x86emuOp2_illegal_op,
  1636. /* 0xf7 */ x86emuOp2_illegal_op,
  1637. /* 0xf8 */ x86emuOp2_illegal_op,
  1638. /* 0xf9 */ x86emuOp2_illegal_op,
  1639. /* 0xfa */ x86emuOp2_illegal_op,
  1640. /* 0xfb */ x86emuOp2_illegal_op,
  1641. /* 0xfc */ x86emuOp2_illegal_op,
  1642. /* 0xfd */ x86emuOp2_illegal_op,
  1643. /* 0xfe */ x86emuOp2_illegal_op,
  1644. /* 0xff */ x86emuOp2_illegal_op,
  1645. };
  1646. #endif