start.S 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. #if defined(CONFIG_OMAP1510)
  35. #include <./configs/omap1510.h>
  36. #endif
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. .globl _start
  45. _start: b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction: .word undefined_instruction
  54. _software_interrupt: .word software_interrupt
  55. _prefetch_abort: .word prefetch_abort
  56. _data_abort: .word data_abort
  57. _not_used: .word not_used
  58. _irq: .word irq
  59. _fiq: .word fiq
  60. .balignl 16,0xdeadbeef
  61. /*
  62. *************************************************************************
  63. *
  64. * Startup Code (reset vector)
  65. *
  66. * do important init only if we don't start from memory!
  67. * setup Memory and board specific bits prior to relocation.
  68. * relocate armboot to ram
  69. * setup stack
  70. *
  71. *************************************************************************
  72. */
  73. _TEXT_BASE:
  74. .word TEXT_BASE
  75. .globl _armboot_start
  76. _armboot_start:
  77. .word _start
  78. /*
  79. * Note: _armboot_end_data and _armboot_end are defined
  80. * by the (board-dependent) linker script.
  81. * _armboot_end_data is the first usable FLASH address after armboot
  82. */
  83. .globl _armboot_end_data
  84. _armboot_end_data:
  85. .word armboot_end_data
  86. .globl _armboot_end
  87. _armboot_end:
  88. .word armboot_end
  89. /*
  90. * _armboot_real_end is the first usable RAM address behind armboot
  91. * and the various stacks
  92. */
  93. .globl _armboot_real_end
  94. _armboot_real_end:
  95. .word 0x0badc0de
  96. #ifdef CONFIG_USE_IRQ
  97. /* IRQ stack memory (calculated at run-time) */
  98. .globl IRQ_STACK_START
  99. IRQ_STACK_START:
  100. .word 0x0badc0de
  101. /* IRQ stack memory (calculated at run-time) */
  102. .globl FIQ_STACK_START
  103. FIQ_STACK_START:
  104. .word 0x0badc0de
  105. #endif
  106. /*
  107. * the actual reset code
  108. */
  109. reset:
  110. /*
  111. * set the cpu to SVC32 mode
  112. */
  113. mrs r0,cpsr
  114. bic r0,r0,#0x1f
  115. orr r0,r0,#0xd3
  116. msr cpsr,r0
  117. /*
  118. * Set up 925T mode
  119. */
  120. mov r1, #0x81 /* Set ARM925T configuration. */
  121. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  122. /*
  123. * turn off the watchdog, unlock/diable sequence
  124. */
  125. mov r1, #0xF5
  126. ldr r0, =WDTIM_MODE
  127. strh r1, [r0]
  128. mov r1, #0xA0
  129. strh r1, [r0]
  130. /*
  131. * mask all IRQs by setting all bits in the INTMR - default
  132. */
  133. mov r1, #0xffffffff
  134. ldr r0, =REG_IHL1_MIR
  135. str r1, [r0]
  136. ldr r0, =REG_IHL2_MIR
  137. str r1, [r0]
  138. /*
  139. * wait for dpll to lock
  140. */
  141. ldr r0, =CK_DPLL1
  142. mov r1, #0x10
  143. strh r1, [r0]
  144. poll1:
  145. ldrh r1, [r0]
  146. ands r1, r1, #0x01
  147. beq poll1
  148. bl cpu_init_crit
  149. relocate:
  150. /*
  151. * relocate armboot to RAM
  152. */
  153. adr r0, _start /* r0 <- current position of code */
  154. ldr r2, _armboot_start
  155. ldr r3, _armboot_end
  156. sub r2, r3, r2 /* r2 <- size of armboot */
  157. ldr r1, _TEXT_BASE /* r1 <- destination address */
  158. add r2, r0, r2 /* r2 <- source end address */
  159. /*
  160. * r0 = source address
  161. * r1 = target address
  162. * r2 = source end address
  163. */
  164. copy_loop:
  165. ldmia r0!, {r3-r10}
  166. stmia r1!, {r3-r10}
  167. cmp r0, r2
  168. ble copy_loop
  169. /* set up the stack */
  170. ldr r0, _armboot_end
  171. add r0, r0, #CONFIG_STACKSIZE
  172. sub sp, r0, #12 /* leave 3 words for abort-stack */
  173. ldr pc, _start_armboot
  174. _start_armboot: .word start_armboot
  175. /*
  176. *************************************************************************
  177. *
  178. * CPU_init_critical registers
  179. *
  180. * setup important registers
  181. * setup memory timing
  182. *
  183. *************************************************************************
  184. */
  185. cpu_init_crit:
  186. /*
  187. * flush v4 I/D caches
  188. */
  189. mov r0, #0
  190. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  191. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  192. /*
  193. * disable MMU stuff and caches
  194. */
  195. mrc p15, 0, r0, c1, c0, 0
  196. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  197. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  198. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  199. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  200. mcr p15, 0, r0, c1, c0, 0
  201. /*
  202. * Go setup Memory and board specific bits prior to relocation.
  203. */
  204. mov ip, lr /* perserve link reg across call */
  205. bl platformsetup /* go setup pll,mux,memory */
  206. mov lr, ip /* restore link */
  207. mov pc, lr /* back to my caller */
  208. /*
  209. *************************************************************************
  210. *
  211. * Interrupt handling
  212. *
  213. *************************************************************************
  214. */
  215. @
  216. @ IRQ stack frame.
  217. @
  218. #define S_FRAME_SIZE 72
  219. #define S_OLD_R0 68
  220. #define S_PSR 64
  221. #define S_PC 60
  222. #define S_LR 56
  223. #define S_SP 52
  224. #define S_IP 48
  225. #define S_FP 44
  226. #define S_R10 40
  227. #define S_R9 36
  228. #define S_R8 32
  229. #define S_R7 28
  230. #define S_R6 24
  231. #define S_R5 20
  232. #define S_R4 16
  233. #define S_R3 12
  234. #define S_R2 8
  235. #define S_R1 4
  236. #define S_R0 0
  237. #define MODE_SVC 0x13
  238. #define I_BIT 0x80
  239. /*
  240. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  241. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  242. */
  243. .macro bad_save_user_regs
  244. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  245. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  246. ldr r2, _armboot_end @ find top of stack
  247. add r2, r2, #CONFIG_STACKSIZE @ find base of normal stack
  248. sub r2, r2, #8 @ set base 2 words into abort stack
  249. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  250. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  251. add r5, sp, #S_SP
  252. mov r1, lr
  253. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  254. mov r0, sp @ save current stack into r0 (param register)
  255. .endm
  256. .macro irq_save_user_regs
  257. sub sp, sp, #S_FRAME_SIZE
  258. stmia sp, {r0 - r12} @ Calling r0-r12
  259. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  260. stmdb r8, {sp, lr}^ @ Calling SP, LR
  261. str lr, [r8, #0] @ Save calling PC
  262. mrs r6, spsr
  263. str r6, [r8, #4] @ Save CPSR
  264. str r0, [r8, #8] @ Save OLD_R0
  265. mov r0, sp
  266. .endm
  267. .macro irq_restore_user_regs
  268. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  269. mov r0, r0
  270. ldr lr, [sp, #S_PC] @ Get PC
  271. add sp, sp, #S_FRAME_SIZE
  272. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  273. .endm
  274. .macro get_bad_stack
  275. ldr r13, _armboot_end @ get bottom of stack (into sp by by user stack pointer).
  276. add r13, r13, #CONFIG_STACKSIZE @ head to reserved words at the top of the stack
  277. sub r13, r13, #8 @ reserved a couple spots in abort stack
  278. str lr, [r13] @ save caller lr in position 0 of saved stack
  279. mrs lr, spsr @ get the spsr
  280. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  281. mov r13, #MODE_SVC @ prepare SVC-Mode
  282. @ msr spsr_c, r13
  283. msr spsr, r13 @ switch modes, make sure moves will execute
  284. mov lr, pc @ capture return pc
  285. movs pc, lr @ jump to next instruction & switch modes.
  286. .endm
  287. .macro get_irq_stack @ setup IRQ stack
  288. ldr sp, IRQ_STACK_START
  289. .endm
  290. .macro get_fiq_stack @ setup FIQ stack
  291. ldr sp, FIQ_STACK_START
  292. .endm
  293. /*
  294. * exception handlers
  295. */
  296. .align 5
  297. undefined_instruction:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_undefined_instruction
  301. .align 5
  302. software_interrupt:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_software_interrupt
  306. .align 5
  307. prefetch_abort:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_prefetch_abort
  311. .align 5
  312. data_abort:
  313. get_bad_stack
  314. bad_save_user_regs
  315. bl do_data_abort
  316. .align 5
  317. not_used:
  318. get_bad_stack
  319. bad_save_user_regs
  320. bl do_not_used
  321. #ifdef CONFIG_USE_IRQ
  322. .align 5
  323. irq:
  324. get_irq_stack
  325. irq_save_user_regs
  326. bl do_irq
  327. irq_restore_user_regs
  328. .align 5
  329. fiq:
  330. get_fiq_stack
  331. /* someone ought to write a more effiction fiq_save_user_regs */
  332. irq_save_user_regs
  333. bl do_fiq
  334. irq_restore_user_regs
  335. #else
  336. .align 5
  337. irq:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_irq
  341. .align 5
  342. fiq:
  343. get_bad_stack
  344. bad_save_user_regs
  345. bl do_fiq
  346. #endif
  347. .align 5
  348. .globl reset_cpu
  349. reset_cpu:
  350. ldr r1, rstctl1 /* get clkm1 reset ctl */
  351. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  352. strh r3, [r1] /* force reset */
  353. mov r0, r0
  354. _loop_forever:
  355. b _loop_forever
  356. rstctl1:
  357. .word 0xfffece10