4xx_enet.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #include <asm/ppc4xx-intvec.h>
  93. /*
  94. * Only compile for platform with AMCC EMAC ethernet controller and
  95. * network support enabled.
  96. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  97. */
  98. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  99. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  100. #error "CONFIG_MII has to be defined!"
  101. #endif
  102. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  103. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  104. #endif
  105. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  106. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  107. /* Ethernet Transmit and Receive Buffers */
  108. /* AS.HARNOIS
  109. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  110. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  111. */
  112. #define ENET_MAX_MTU PKTSIZE
  113. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  114. /*-----------------------------------------------------------------------------+
  115. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  116. * Interrupt Controller).
  117. *-----------------------------------------------------------------------------*/
  118. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  119. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  120. #define EMAC_UIC_DEF UIC_ENET
  121. #define EMAC_UIC_DEF1 UIC_ENET1
  122. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  123. #undef INFO_4XX_ENET
  124. #define BI_PHYMODE_NONE 0
  125. #define BI_PHYMODE_ZMII 1
  126. #define BI_PHYMODE_RGMII 2
  127. #define BI_PHYMODE_GMII 3
  128. #define BI_PHYMODE_RTBI 4
  129. #define BI_PHYMODE_TBI 5
  130. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  131. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  132. defined(CONFIG_405EX)
  133. #define BI_PHYMODE_SMII 6
  134. #define BI_PHYMODE_MII 7
  135. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  136. #define BI_PHYMODE_RMII 8
  137. #endif
  138. #endif
  139. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  140. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  141. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  142. defined(CONFIG_405EX)
  143. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  144. #endif
  145. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  146. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  147. #endif
  148. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  149. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  150. #else
  151. #define MAL_RX_CHAN_MUL 1
  152. #endif
  153. /*-----------------------------------------------------------------------------+
  154. * Global variables. TX and RX descriptors and buffers.
  155. *-----------------------------------------------------------------------------*/
  156. /* IER globals */
  157. static uint32_t mal_ier;
  158. #if !defined(CONFIG_NET_MULTI)
  159. struct eth_device *emac0_dev = NULL;
  160. #endif
  161. /*
  162. * Get count of EMAC devices (doesn't have to be the max. possible number
  163. * supported by the cpu)
  164. *
  165. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  166. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  167. * 405EX/405EXr eval board, using the same binary.
  168. */
  169. #if defined(CONFIG_BOARD_EMAC_COUNT)
  170. #define LAST_EMAC_NUM board_emac_count()
  171. #else /* CONFIG_BOARD_EMAC_COUNT */
  172. #if defined(CONFIG_HAS_ETH3)
  173. #define LAST_EMAC_NUM 4
  174. #elif defined(CONFIG_HAS_ETH2)
  175. #define LAST_EMAC_NUM 3
  176. #elif defined(CONFIG_HAS_ETH1)
  177. #define LAST_EMAC_NUM 2
  178. #else
  179. #define LAST_EMAC_NUM 1
  180. #endif
  181. #endif /* CONFIG_BOARD_EMAC_COUNT */
  182. /* normal boards start with EMAC0 */
  183. #if !defined(CONFIG_EMAC_NR_START)
  184. #define CONFIG_EMAC_NR_START 0
  185. #endif
  186. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  187. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  188. #else
  189. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  190. #endif
  191. #define MAL_RX_DESC_SIZE 2048
  192. #define MAL_TX_DESC_SIZE 2048
  193. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  194. /*-----------------------------------------------------------------------------+
  195. * Prototypes and externals.
  196. *-----------------------------------------------------------------------------*/
  197. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  198. int enetInt (struct eth_device *dev);
  199. static void mal_err (struct eth_device *dev, unsigned long isr,
  200. unsigned long uic, unsigned long maldef,
  201. unsigned long mal_errr);
  202. static void emac_err (struct eth_device *dev, unsigned long isr);
  203. extern int phy_setup_aneg (char *devname, unsigned char addr);
  204. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  205. unsigned char reg, unsigned short *value);
  206. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  207. unsigned char reg, unsigned short value);
  208. int board_emac_count(void);
  209. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  210. {
  211. #if defined(CONFIG_440SPE) || \
  212. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  213. defined(CONFIG_405EX)
  214. u32 val;
  215. mfsdr(sdr_mfr, val);
  216. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  217. mtsdr(sdr_mfr, val);
  218. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  219. u32 val;
  220. mfsdr(SDR0_ETH_CFG, val);
  221. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  222. mtsdr(SDR0_ETH_CFG, val);
  223. #endif
  224. }
  225. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  226. {
  227. #if defined(CONFIG_440SPE) || \
  228. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  229. defined(CONFIG_405EX)
  230. u32 val;
  231. mfsdr(sdr_mfr, val);
  232. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  233. mtsdr(sdr_mfr, val);
  234. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  235. u32 val;
  236. mfsdr(SDR0_ETH_CFG, val);
  237. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  238. mtsdr(SDR0_ETH_CFG, val);
  239. #endif
  240. }
  241. /*-----------------------------------------------------------------------------+
  242. | ppc_4xx_eth_halt
  243. | Disable MAL channel, and EMACn
  244. +-----------------------------------------------------------------------------*/
  245. static void ppc_4xx_eth_halt (struct eth_device *dev)
  246. {
  247. EMAC_4XX_HW_PST hw_p = dev->priv;
  248. u32 val = 10000;
  249. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  250. /* 1st reset MAL channel */
  251. /* Note: writing a 0 to a channel has no effect */
  252. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  253. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  254. #else
  255. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  256. #endif
  257. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  258. /* wait for reset */
  259. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  260. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  261. val--;
  262. if (val == 0)
  263. break;
  264. }
  265. /* provide clocks for EMAC internal loopback */
  266. emac_loopback_enable(hw_p);
  267. /* EMAC RESET */
  268. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  269. /* remove clocks for EMAC internal loopback */
  270. emac_loopback_disable(hw_p);
  271. #ifndef CONFIG_NETCONSOLE
  272. hw_p->print_speed = 1; /* print speed message again next time */
  273. #endif
  274. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  275. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  276. mfsdr(SDR0_ETH_CFG, val);
  277. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  278. mtsdr(SDR0_ETH_CFG, val);
  279. #endif
  280. return;
  281. }
  282. #if defined (CONFIG_440GX)
  283. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  284. {
  285. unsigned long pfc1;
  286. unsigned long zmiifer;
  287. unsigned long rmiifer;
  288. mfsdr(sdr_pfc1, pfc1);
  289. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  290. zmiifer = 0;
  291. rmiifer = 0;
  292. switch (pfc1) {
  293. case 1:
  294. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  295. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  296. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  297. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  298. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  299. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  300. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  301. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  302. break;
  303. case 2:
  304. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  305. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  306. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  307. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  308. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  309. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  310. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  311. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  312. break;
  313. case 3:
  314. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  315. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  316. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  317. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  318. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  319. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  320. break;
  321. case 4:
  322. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  323. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  324. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  325. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  326. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  327. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  328. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  329. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  330. break;
  331. case 5:
  332. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  333. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  334. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  335. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  336. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  337. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  338. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  339. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  340. break;
  341. case 6:
  342. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  343. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  344. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  345. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  346. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  347. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  348. break;
  349. case 0:
  350. default:
  351. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  352. rmiifer = 0x0;
  353. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  354. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  355. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  356. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  357. break;
  358. }
  359. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  360. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  361. out_be32((void *)ZMII_FER, zmiifer);
  362. out_be32((void *)RGMII_FER, rmiifer);
  363. return ((int)pfc1);
  364. }
  365. #endif /* CONFIG_440_GX */
  366. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  367. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  368. {
  369. unsigned long zmiifer=0x0;
  370. unsigned long pfc1;
  371. mfsdr(sdr_pfc1, pfc1);
  372. pfc1 &= SDR0_PFC1_SELECT_MASK;
  373. switch (pfc1) {
  374. case SDR0_PFC1_SELECT_CONFIG_2:
  375. /* 1 x GMII port */
  376. out_be32((void *)ZMII_FER, 0x00);
  377. out_be32((void *)RGMII_FER, 0x00000037);
  378. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  379. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  380. break;
  381. case SDR0_PFC1_SELECT_CONFIG_4:
  382. /* 2 x RGMII ports */
  383. out_be32((void *)ZMII_FER, 0x00);
  384. out_be32((void *)RGMII_FER, 0x00000055);
  385. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  386. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  387. break;
  388. case SDR0_PFC1_SELECT_CONFIG_6:
  389. /* 2 x SMII ports */
  390. out_be32((void *)ZMII_FER,
  391. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  392. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  393. out_be32((void *)RGMII_FER, 0x00000000);
  394. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  395. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  396. break;
  397. case SDR0_PFC1_SELECT_CONFIG_1_2:
  398. /* only 1 x MII supported */
  399. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  400. out_be32((void *)RGMII_FER, 0x00000000);
  401. bis->bi_phymode[0] = BI_PHYMODE_MII;
  402. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  403. break;
  404. default:
  405. break;
  406. }
  407. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  408. zmiifer = in_be32((void *)ZMII_FER);
  409. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  410. out_be32((void *)ZMII_FER, zmiifer);
  411. return ((int)0x0);
  412. }
  413. #endif /* CONFIG_440EPX */
  414. #if defined(CONFIG_405EX)
  415. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  416. {
  417. u32 gmiifer = 0;
  418. /*
  419. * Right now only 2*RGMII is supported. Please extend when needed.
  420. * sr - 2007-09-19
  421. */
  422. switch (1) {
  423. case 1:
  424. /* 2 x RGMII ports */
  425. out_be32((void *)RGMII_FER, 0x00000055);
  426. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  427. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  428. break;
  429. case 2:
  430. /* 2 x SMII ports */
  431. break;
  432. default:
  433. break;
  434. }
  435. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  436. gmiifer = in_be32((void *)RGMII_FER);
  437. gmiifer |= (1 << (19-devnum));
  438. out_be32((void *)RGMII_FER, gmiifer);
  439. return ((int)0x0);
  440. }
  441. #endif /* CONFIG_405EX */
  442. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  443. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  444. {
  445. u32 eth_cfg;
  446. u32 zmiifer; /* ZMII0_FER reg. */
  447. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  448. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  449. int mode;
  450. zmiifer = 0;
  451. rmiifer = 0;
  452. rmiifer1 = 0;
  453. #if defined(CONFIG_460EX)
  454. mode = 9;
  455. #else
  456. mode = 10;
  457. #endif
  458. /* TODO:
  459. * NOTE: 460GT has 2 RGMII bridge cores:
  460. * emac0 ------ RGMII0_BASE
  461. * |
  462. * emac1 -----+
  463. *
  464. * emac2 ------ RGMII1_BASE
  465. * |
  466. * emac3 -----+
  467. *
  468. * 460EX has 1 RGMII bridge core:
  469. * and RGMII1_BASE is disabled
  470. * emac0 ------ RGMII0_BASE
  471. * |
  472. * emac1 -----+
  473. */
  474. /*
  475. * Right now only 2*RGMII is supported. Please extend when needed.
  476. * sr - 2008-02-19
  477. */
  478. switch (mode) {
  479. case 1:
  480. /* 1 MII - 460EX */
  481. /* GMC0 EMAC4_0, ZMII Bridge */
  482. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  483. bis->bi_phymode[0] = BI_PHYMODE_MII;
  484. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  485. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  486. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  487. break;
  488. case 2:
  489. /* 2 MII - 460GT */
  490. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  491. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  492. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  493. bis->bi_phymode[0] = BI_PHYMODE_MII;
  494. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  495. bis->bi_phymode[2] = BI_PHYMODE_MII;
  496. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  497. break;
  498. case 3:
  499. /* 2 RMII - 460EX */
  500. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  501. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  502. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  503. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  504. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  505. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  506. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  507. break;
  508. case 4:
  509. /* 4 RMII - 460GT */
  510. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  511. /* ZMII Bridge */
  512. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  513. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  514. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  515. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  516. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  517. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  518. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  519. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  520. break;
  521. case 5:
  522. /* 2 SMII - 460EX */
  523. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  524. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  525. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  526. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  527. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  528. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  529. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  530. break;
  531. case 6:
  532. /* 4 SMII - 460GT */
  533. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  534. /* ZMII Bridge */
  535. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  536. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  537. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  538. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  539. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  540. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  541. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  542. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  543. break;
  544. case 7:
  545. /* This is the default mode that we want for board bringup - Maple */
  546. /* 1 GMII - 460EX */
  547. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  548. rmiifer |= RGMII_FER_MDIO(0);
  549. if (devnum == 0) {
  550. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  551. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  552. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  553. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  554. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  555. } else {
  556. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  557. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  558. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  559. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  560. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  561. }
  562. break;
  563. case 8:
  564. /* 2 GMII - 460GT */
  565. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  566. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  567. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  568. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  569. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  570. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  571. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  572. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  573. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  574. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  575. break;
  576. case 9:
  577. /* 2 RGMII - 460EX */
  578. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  579. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  580. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  581. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  582. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  583. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  584. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  585. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  586. break;
  587. case 10:
  588. /* 4 RGMII - 460GT */
  589. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  590. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  591. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  592. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  593. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  594. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  595. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  596. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  597. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  598. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  599. break;
  600. default:
  601. break;
  602. }
  603. /* Set EMAC for MDIO */
  604. mfsdr(SDR0_ETH_CFG, eth_cfg);
  605. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  606. mtsdr(SDR0_ETH_CFG, eth_cfg);
  607. out_be32((void *)RGMII_FER, rmiifer);
  608. #if defined(CONFIG_460GT)
  609. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  610. #endif
  611. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  612. mfsdr(SDR0_ETH_CFG, eth_cfg);
  613. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  614. mtsdr(SDR0_ETH_CFG, eth_cfg);
  615. return 0;
  616. }
  617. #endif /* CONFIG_460EX || CONFIG_460GT */
  618. static inline void *malloc_aligned(u32 size, u32 align)
  619. {
  620. return (void *)(((u32)malloc(size + align) + align - 1) &
  621. ~(align - 1));
  622. }
  623. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  624. {
  625. int i;
  626. unsigned long reg = 0;
  627. unsigned long msr;
  628. unsigned long speed;
  629. unsigned long duplex;
  630. unsigned long failsafe;
  631. unsigned mode_reg;
  632. unsigned short devnum;
  633. unsigned short reg_short;
  634. #if defined(CONFIG_440GX) || \
  635. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  636. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  637. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  638. defined(CONFIG_405EX)
  639. sys_info_t sysinfo;
  640. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  641. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  642. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  643. defined(CONFIG_405EX)
  644. int ethgroup = -1;
  645. #endif
  646. #endif
  647. u32 bd_cached;
  648. u32 bd_uncached = 0;
  649. #ifdef CONFIG_4xx_DCACHE
  650. static u32 last_used_ea = 0;
  651. #endif
  652. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  653. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  654. defined(CONFIG_405EX)
  655. int rgmii_channel;
  656. #endif
  657. EMAC_4XX_HW_PST hw_p = dev->priv;
  658. /* before doing anything, figure out if we have a MAC address */
  659. /* if not, bail */
  660. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  661. printf("ERROR: ethaddr not set!\n");
  662. return -1;
  663. }
  664. #if defined(CONFIG_440GX) || \
  665. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  666. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  667. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  668. defined(CONFIG_405EX)
  669. /* Need to get the OPB frequency so we can access the PHY */
  670. get_sys_info (&sysinfo);
  671. #endif
  672. msr = mfmsr ();
  673. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  674. devnum = hw_p->devnum;
  675. #ifdef INFO_4XX_ENET
  676. /* AS.HARNOIS
  677. * We should have :
  678. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  679. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  680. * is possible that new packets (without relationship with
  681. * current transfer) have got the time to arrived before
  682. * netloop calls eth_halt
  683. */
  684. printf ("About preceeding transfer (eth%d):\n"
  685. "- Sent packet number %d\n"
  686. "- Received packet number %d\n"
  687. "- Handled packet number %d\n",
  688. hw_p->devnum,
  689. hw_p->stats.pkts_tx,
  690. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  691. hw_p->stats.pkts_tx = 0;
  692. hw_p->stats.pkts_rx = 0;
  693. hw_p->stats.pkts_handled = 0;
  694. hw_p->print_speed = 1; /* print speed message again next time */
  695. #endif
  696. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  697. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  698. hw_p->rx_slot = 0; /* MAL Receive Slot */
  699. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  700. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  701. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  702. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  703. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  704. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  705. /* set RMII mode */
  706. /* NOTE: 440GX spec states that mode is mutually exclusive */
  707. /* NOTE: Therefore, disable all other EMACS, since we handle */
  708. /* NOTE: only one emac at a time */
  709. reg = 0;
  710. out_be32((void *)ZMII_FER, 0);
  711. udelay (100);
  712. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  713. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  714. #elif defined(CONFIG_440GX) || \
  715. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  716. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  717. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  718. #endif
  719. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  720. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  721. #if defined(CONFIG_405EX)
  722. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  723. #endif
  724. sync();
  725. /* provide clocks for EMAC internal loopback */
  726. emac_loopback_enable(hw_p);
  727. /* EMAC RESET */
  728. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  729. /* remove clocks for EMAC internal loopback */
  730. emac_loopback_disable(hw_p);
  731. failsafe = 1000;
  732. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  733. udelay (1000);
  734. failsafe--;
  735. }
  736. if (failsafe <= 0)
  737. printf("\nProblem resetting EMAC!\n");
  738. #if defined(CONFIG_440GX) || \
  739. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  740. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  741. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  742. defined(CONFIG_405EX)
  743. /* Whack the M1 register */
  744. mode_reg = 0x0;
  745. mode_reg &= ~0x00000038;
  746. if (sysinfo.freqOPB <= 50000000);
  747. else if (sysinfo.freqOPB <= 66666667)
  748. mode_reg |= EMAC_M1_OBCI_66;
  749. else if (sysinfo.freqOPB <= 83333333)
  750. mode_reg |= EMAC_M1_OBCI_83;
  751. else if (sysinfo.freqOPB <= 100000000)
  752. mode_reg |= EMAC_M1_OBCI_100;
  753. else
  754. mode_reg |= EMAC_M1_OBCI_GT100;
  755. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  756. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  757. /* wait for PHY to complete auto negotiation */
  758. reg_short = 0;
  759. #ifndef CONFIG_CS8952_PHY
  760. switch (devnum) {
  761. case 0:
  762. reg = CONFIG_PHY_ADDR;
  763. break;
  764. #if defined (CONFIG_PHY1_ADDR)
  765. case 1:
  766. reg = CONFIG_PHY1_ADDR;
  767. break;
  768. #endif
  769. #if defined (CONFIG_PHY2_ADDR)
  770. case 2:
  771. reg = CONFIG_PHY2_ADDR;
  772. break;
  773. #endif
  774. #if defined (CONFIG_PHY3_ADDR)
  775. case 3:
  776. reg = CONFIG_PHY3_ADDR;
  777. break;
  778. #endif
  779. default:
  780. reg = CONFIG_PHY_ADDR;
  781. break;
  782. }
  783. bis->bi_phynum[devnum] = reg;
  784. #if defined(CONFIG_PHY_RESET)
  785. /*
  786. * Reset the phy, only if its the first time through
  787. * otherwise, just check the speeds & feeds
  788. */
  789. if (hw_p->first_init == 0) {
  790. #if defined(CONFIG_M88E1111_PHY)
  791. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  792. miiphy_write (dev->name, reg, 0x18, 0x4101);
  793. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  794. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  795. #endif
  796. miiphy_reset (dev->name, reg);
  797. #if defined(CONFIG_440GX) || \
  798. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  799. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  800. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  801. defined(CONFIG_405EX)
  802. #if defined(CONFIG_CIS8201_PHY)
  803. /*
  804. * Cicada 8201 PHY needs to have an extended register whacked
  805. * for RGMII mode.
  806. */
  807. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  808. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  809. miiphy_write (dev->name, reg, 23, 0x1300);
  810. #else
  811. miiphy_write (dev->name, reg, 23, 0x1000);
  812. #endif
  813. /*
  814. * Vitesse VSC8201/Cicada CIS8201 errata:
  815. * Interoperability problem with Intel 82547EI phys
  816. * This work around (provided by Vitesse) changes
  817. * the default timer convergence from 8ms to 12ms
  818. */
  819. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  820. miiphy_write (dev->name, reg, 0x08, 0x0200);
  821. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  822. miiphy_write (dev->name, reg, 0x02, 0x0004);
  823. miiphy_write (dev->name, reg, 0x01, 0x0671);
  824. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  825. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  826. miiphy_write (dev->name, reg, 0x08, 0x0000);
  827. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  828. /* end Vitesse/Cicada errata */
  829. }
  830. #endif
  831. #if defined(CONFIG_ET1011C_PHY)
  832. /*
  833. * Agere ET1011c PHY needs to have an extended register whacked
  834. * for RGMII mode.
  835. */
  836. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  837. miiphy_read (dev->name, reg, 0x16, &reg_short);
  838. reg_short &= ~(0x7);
  839. reg_short |= 0x6; /* RGMII DLL Delay*/
  840. miiphy_write (dev->name, reg, 0x16, reg_short);
  841. miiphy_read (dev->name, reg, 0x17, &reg_short);
  842. reg_short &= ~(0x40);
  843. miiphy_write (dev->name, reg, 0x17, reg_short);
  844. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  845. }
  846. #endif
  847. #endif
  848. /* Start/Restart autonegotiation */
  849. phy_setup_aneg (dev->name, reg);
  850. udelay (1000);
  851. }
  852. #endif /* defined(CONFIG_PHY_RESET) */
  853. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  854. /*
  855. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  856. */
  857. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  858. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  859. puts ("Waiting for PHY auto negotiation to complete");
  860. i = 0;
  861. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  862. /*
  863. * Timeout reached ?
  864. */
  865. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  866. puts (" TIMEOUT !\n");
  867. break;
  868. }
  869. if ((i++ % 1000) == 0) {
  870. putc ('.');
  871. }
  872. udelay (1000); /* 1 ms */
  873. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  874. }
  875. puts (" done\n");
  876. udelay (500000); /* another 500 ms (results in faster booting) */
  877. }
  878. #endif /* #ifndef CONFIG_CS8952_PHY */
  879. speed = miiphy_speed (dev->name, reg);
  880. duplex = miiphy_duplex (dev->name, reg);
  881. if (hw_p->print_speed) {
  882. hw_p->print_speed = 0;
  883. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  884. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  885. hw_p->devnum);
  886. }
  887. #if defined(CONFIG_440) && \
  888. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  889. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  890. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  891. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  892. mfsdr(sdr_mfr, reg);
  893. if (speed == 100) {
  894. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  895. } else {
  896. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  897. }
  898. mtsdr(sdr_mfr, reg);
  899. #endif
  900. /* Set ZMII/RGMII speed according to the phy link speed */
  901. reg = in_be32((void *)ZMII_SSR);
  902. if ( (speed == 100) || (speed == 1000) )
  903. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  904. else
  905. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  906. if ((devnum == 2) || (devnum == 3)) {
  907. if (speed == 1000)
  908. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  909. else if (speed == 100)
  910. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  911. else if (speed == 10)
  912. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  913. else {
  914. printf("Error in RGMII Speed\n");
  915. return -1;
  916. }
  917. out_be32((void *)RGMII_SSR, reg);
  918. }
  919. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  920. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  921. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  922. defined(CONFIG_405EX)
  923. if (devnum >= 2)
  924. rgmii_channel = devnum - 2;
  925. else
  926. rgmii_channel = devnum;
  927. if (speed == 1000)
  928. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  929. else if (speed == 100)
  930. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  931. else if (speed == 10)
  932. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  933. else {
  934. printf("Error in RGMII Speed\n");
  935. return -1;
  936. }
  937. out_be32((void *)RGMII_SSR, reg);
  938. #if defined(CONFIG_460GT)
  939. if ((devnum == 2) || (devnum == 3))
  940. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  941. #endif
  942. #endif
  943. /* set the Mal configuration reg */
  944. #if defined(CONFIG_440GX) || \
  945. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  946. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  947. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  948. defined(CONFIG_405EX)
  949. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  950. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  951. #else
  952. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  953. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  954. if (get_pvr() == PVR_440GP_RB) {
  955. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  956. }
  957. #endif
  958. /*
  959. * Malloc MAL buffer desciptors, make sure they are
  960. * aligned on cache line boundary size
  961. * (401/403/IOP480 = 16, 405 = 32)
  962. * and doesn't cross cache block boundaries.
  963. */
  964. if (hw_p->first_init == 0) {
  965. debug("*** Allocating descriptor memory ***\n");
  966. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  967. if (!bd_cached) {
  968. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  969. return -1;
  970. }
  971. #ifdef CONFIG_4xx_DCACHE
  972. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  973. if (!last_used_ea)
  974. #if defined(CFG_MEM_TOP_HIDE)
  975. bd_uncached = bis->bi_memsize + CFG_MEM_TOP_HIDE;
  976. #else
  977. bd_uncached = bis->bi_memsize;
  978. #endif
  979. else
  980. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  981. last_used_ea = bd_uncached;
  982. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  983. TLB_WORD2_I_ENABLE);
  984. #else
  985. bd_uncached = bd_cached;
  986. #endif
  987. hw_p->tx_phys = bd_cached;
  988. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  989. hw_p->tx = (mal_desc_t *)(bd_uncached);
  990. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  991. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  992. }
  993. for (i = 0; i < NUM_TX_BUFF; i++) {
  994. hw_p->tx[i].ctrl = 0;
  995. hw_p->tx[i].data_len = 0;
  996. if (hw_p->first_init == 0)
  997. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  998. L1_CACHE_BYTES);
  999. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1000. if ((NUM_TX_BUFF - 1) == i)
  1001. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1002. hw_p->tx_run[i] = -1;
  1003. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1004. }
  1005. for (i = 0; i < NUM_RX_BUFF; i++) {
  1006. hw_p->rx[i].ctrl = 0;
  1007. hw_p->rx[i].data_len = 0;
  1008. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1009. if ((NUM_RX_BUFF - 1) == i)
  1010. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1011. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1012. hw_p->rx_ready[i] = -1;
  1013. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1014. }
  1015. reg = 0x00000000;
  1016. reg |= dev->enetaddr[0]; /* set high address */
  1017. reg = reg << 8;
  1018. reg |= dev->enetaddr[1];
  1019. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1020. reg = 0x00000000;
  1021. reg |= dev->enetaddr[2]; /* set low address */
  1022. reg = reg << 8;
  1023. reg |= dev->enetaddr[3];
  1024. reg = reg << 8;
  1025. reg |= dev->enetaddr[4];
  1026. reg = reg << 8;
  1027. reg |= dev->enetaddr[5];
  1028. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1029. switch (devnum) {
  1030. case 1:
  1031. /* setup MAL tx & rx channel pointers */
  1032. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1033. mtdcr (maltxctp2r, hw_p->tx_phys);
  1034. #else
  1035. mtdcr (maltxctp1r, hw_p->tx_phys);
  1036. #endif
  1037. #if defined(CONFIG_440)
  1038. mtdcr (maltxbattr, 0x0);
  1039. mtdcr (malrxbattr, 0x0);
  1040. #endif
  1041. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1042. mtdcr (malrxctp8r, hw_p->rx_phys);
  1043. /* set RX buffer size */
  1044. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1045. #else
  1046. mtdcr (malrxctp1r, hw_p->rx_phys);
  1047. /* set RX buffer size */
  1048. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1049. #endif
  1050. break;
  1051. #if defined (CONFIG_440GX)
  1052. case 2:
  1053. /* setup MAL tx & rx channel pointers */
  1054. mtdcr (maltxbattr, 0x0);
  1055. mtdcr (malrxbattr, 0x0);
  1056. mtdcr (maltxctp2r, hw_p->tx_phys);
  1057. mtdcr (malrxctp2r, hw_p->rx_phys);
  1058. /* set RX buffer size */
  1059. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1060. break;
  1061. case 3:
  1062. /* setup MAL tx & rx channel pointers */
  1063. mtdcr (maltxbattr, 0x0);
  1064. mtdcr (maltxctp3r, hw_p->tx_phys);
  1065. mtdcr (malrxbattr, 0x0);
  1066. mtdcr (malrxctp3r, hw_p->rx_phys);
  1067. /* set RX buffer size */
  1068. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1069. break;
  1070. #endif /* CONFIG_440GX */
  1071. #if defined (CONFIG_460GT)
  1072. case 2:
  1073. /* setup MAL tx & rx channel pointers */
  1074. mtdcr (maltxbattr, 0x0);
  1075. mtdcr (malrxbattr, 0x0);
  1076. mtdcr (maltxctp2r, hw_p->tx_phys);
  1077. mtdcr (malrxctp16r, hw_p->rx_phys);
  1078. /* set RX buffer size */
  1079. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1080. break;
  1081. case 3:
  1082. /* setup MAL tx & rx channel pointers */
  1083. mtdcr (maltxbattr, 0x0);
  1084. mtdcr (malrxbattr, 0x0);
  1085. mtdcr (maltxctp3r, hw_p->tx_phys);
  1086. mtdcr (malrxctp24r, hw_p->rx_phys);
  1087. /* set RX buffer size */
  1088. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1089. break;
  1090. #endif /* CONFIG_460GT */
  1091. case 0:
  1092. default:
  1093. /* setup MAL tx & rx channel pointers */
  1094. #if defined(CONFIG_440)
  1095. mtdcr (maltxbattr, 0x0);
  1096. mtdcr (malrxbattr, 0x0);
  1097. #endif
  1098. mtdcr (maltxctp0r, hw_p->tx_phys);
  1099. mtdcr (malrxctp0r, hw_p->rx_phys);
  1100. /* set RX buffer size */
  1101. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1102. break;
  1103. }
  1104. /* Enable MAL transmit and receive channels */
  1105. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1106. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1107. #else
  1108. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1109. #endif
  1110. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1111. /* set transmit enable & receive enable */
  1112. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1113. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1114. /* set rx-/tx-fifo size */
  1115. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1116. /* set speed */
  1117. if (speed == _1000BASET) {
  1118. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1119. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1120. unsigned long pfc1;
  1121. mfsdr (sdr_pfc1, pfc1);
  1122. pfc1 |= SDR0_PFC1_EM_1000;
  1123. mtsdr (sdr_pfc1, pfc1);
  1124. #endif
  1125. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1126. } else if (speed == _100BASET)
  1127. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1128. else
  1129. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1130. if (duplex == FULL)
  1131. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1132. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1133. /* Enable broadcast and indvidual address */
  1134. /* TBS: enabling runts as some misbehaved nics will send runts */
  1135. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1136. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1137. /* set transmit request threshold register */
  1138. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1139. /* set receive low/high water mark register */
  1140. #if defined(CONFIG_440)
  1141. /* 440s has a 64 byte burst length */
  1142. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1143. #else
  1144. /* 405s have a 16 byte burst length */
  1145. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1146. #endif /* defined(CONFIG_440) */
  1147. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1148. /* Set fifo limit entry in tx mode 0 */
  1149. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1150. /* Frame gap set */
  1151. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1152. /* Set EMAC IER */
  1153. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1154. if (speed == _100BASET)
  1155. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1156. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1157. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1158. if (hw_p->first_init == 0) {
  1159. /*
  1160. * Connect interrupt service routines
  1161. */
  1162. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1163. (interrupt_handler_t *) enetInt, dev);
  1164. }
  1165. mtmsr (msr); /* enable interrupts again */
  1166. hw_p->bis = bis;
  1167. hw_p->first_init = 1;
  1168. return 0;
  1169. }
  1170. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1171. int len)
  1172. {
  1173. struct enet_frame *ef_ptr;
  1174. ulong time_start, time_now;
  1175. unsigned long temp_txm0;
  1176. EMAC_4XX_HW_PST hw_p = dev->priv;
  1177. ef_ptr = (struct enet_frame *) ptr;
  1178. /*-----------------------------------------------------------------------+
  1179. * Copy in our address into the frame.
  1180. *-----------------------------------------------------------------------*/
  1181. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1182. /*-----------------------------------------------------------------------+
  1183. * If frame is too long or too short, modify length.
  1184. *-----------------------------------------------------------------------*/
  1185. /* TBS: where does the fragment go???? */
  1186. if (len > ENET_MAX_MTU)
  1187. len = ENET_MAX_MTU;
  1188. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1189. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1190. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1191. /*-----------------------------------------------------------------------+
  1192. * set TX Buffer busy, and send it
  1193. *-----------------------------------------------------------------------*/
  1194. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1195. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1196. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1197. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1198. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1199. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1200. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1201. sync();
  1202. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1203. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1204. #ifdef INFO_4XX_ENET
  1205. hw_p->stats.pkts_tx++;
  1206. #endif
  1207. /*-----------------------------------------------------------------------+
  1208. * poll unitl the packet is sent and then make sure it is OK
  1209. *-----------------------------------------------------------------------*/
  1210. time_start = get_timer (0);
  1211. while (1) {
  1212. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1213. /* loop until either TINT turns on or 3 seconds elapse */
  1214. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1215. /* transmit is done, so now check for errors
  1216. * If there is an error, an interrupt should
  1217. * happen when we return
  1218. */
  1219. time_now = get_timer (0);
  1220. if ((time_now - time_start) > 3000) {
  1221. return (-1);
  1222. }
  1223. } else {
  1224. return (len);
  1225. }
  1226. }
  1227. }
  1228. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  1229. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1230. /*
  1231. * Hack: On 440SP all enet irq sources are located on UIC1
  1232. * Needs some cleanup. --sr
  1233. */
  1234. #define UIC0MSR uic1msr
  1235. #define UIC0SR uic1sr
  1236. #define UIC1MSR uic1msr
  1237. #define UIC1SR uic1sr
  1238. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1239. /*
  1240. * Hack: On 460EX/GT all enet irq sources are located on UIC2
  1241. * Needs some cleanup. --ag
  1242. */
  1243. #define UIC0MSR uic2msr
  1244. #define UIC0SR uic2sr
  1245. #define UIC1MSR uic2msr
  1246. #define UIC1SR uic2sr
  1247. #else
  1248. #define UIC0MSR uic0msr
  1249. #define UIC0SR uic0sr
  1250. #define UIC1MSR uic1msr
  1251. #define UIC1SR uic1sr
  1252. #endif
  1253. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1254. defined(CONFIG_405EX)
  1255. #define UICMSR_ETHX uic0msr
  1256. #define UICSR_ETHX uic0sr
  1257. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1258. #define UICMSR_ETHX uic2msr
  1259. #define UICSR_ETHX uic2sr
  1260. #else
  1261. #define UICMSR_ETHX uic1msr
  1262. #define UICSR_ETHX uic1sr
  1263. #endif
  1264. int enetInt (struct eth_device *dev)
  1265. {
  1266. int serviced;
  1267. int rc = -1; /* default to not us */
  1268. unsigned long mal_isr;
  1269. unsigned long emac_isr = 0;
  1270. unsigned long mal_rx_eob;
  1271. unsigned long my_uic0msr, my_uic1msr;
  1272. unsigned long my_uicmsr_ethx;
  1273. #if defined(CONFIG_440GX)
  1274. unsigned long my_uic2msr;
  1275. #endif
  1276. EMAC_4XX_HW_PST hw_p;
  1277. /*
  1278. * Because the mal is generic, we need to get the current
  1279. * eth device
  1280. */
  1281. #if defined(CONFIG_NET_MULTI)
  1282. dev = eth_get_dev();
  1283. #else
  1284. dev = emac0_dev;
  1285. #endif
  1286. hw_p = dev->priv;
  1287. /* enter loop that stays in interrupt code until nothing to service */
  1288. do {
  1289. serviced = 0;
  1290. my_uic0msr = mfdcr (UIC0MSR);
  1291. my_uic1msr = mfdcr (UIC1MSR);
  1292. #if defined(CONFIG_440GX)
  1293. my_uic2msr = mfdcr (uic2msr);
  1294. #endif
  1295. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1296. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1297. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1298. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1299. /* not for us */
  1300. return (rc);
  1301. }
  1302. #if defined (CONFIG_440GX)
  1303. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1304. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1305. /* not for us */
  1306. return (rc);
  1307. }
  1308. #endif
  1309. /* get and clear controller status interrupts */
  1310. /* look at Mal and EMAC interrupts */
  1311. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1312. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1313. /* we have a MAL interrupt */
  1314. mal_isr = mfdcr (malesr);
  1315. /* look for mal error */
  1316. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1317. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1318. serviced = 1;
  1319. rc = 0;
  1320. }
  1321. }
  1322. /* port by port dispatch of emac interrupts */
  1323. if (hw_p->devnum == 0) {
  1324. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1325. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1326. if ((hw_p->emac_ier & emac_isr) != 0) {
  1327. emac_err (dev, emac_isr);
  1328. serviced = 1;
  1329. rc = 0;
  1330. }
  1331. }
  1332. if ((hw_p->emac_ier & emac_isr)
  1333. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1334. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1335. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1336. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1337. return (rc); /* we had errors so get out */
  1338. }
  1339. }
  1340. #if !defined(CONFIG_440SP)
  1341. if (hw_p->devnum == 1) {
  1342. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1343. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1344. if ((hw_p->emac_ier & emac_isr) != 0) {
  1345. emac_err (dev, emac_isr);
  1346. serviced = 1;
  1347. rc = 0;
  1348. }
  1349. }
  1350. if ((hw_p->emac_ier & emac_isr)
  1351. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1352. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1353. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1354. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1355. return (rc); /* we had errors so get out */
  1356. }
  1357. }
  1358. #if defined (CONFIG_440GX)
  1359. if (hw_p->devnum == 2) {
  1360. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1361. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1362. if ((hw_p->emac_ier & emac_isr) != 0) {
  1363. emac_err (dev, emac_isr);
  1364. serviced = 1;
  1365. rc = 0;
  1366. }
  1367. }
  1368. if ((hw_p->emac_ier & emac_isr)
  1369. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1370. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1371. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1372. mtdcr (uic2sr, UIC_ETH2);
  1373. return (rc); /* we had errors so get out */
  1374. }
  1375. }
  1376. if (hw_p->devnum == 3) {
  1377. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1378. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1379. if ((hw_p->emac_ier & emac_isr) != 0) {
  1380. emac_err (dev, emac_isr);
  1381. serviced = 1;
  1382. rc = 0;
  1383. }
  1384. }
  1385. if ((hw_p->emac_ier & emac_isr)
  1386. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1387. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1388. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1389. mtdcr (uic2sr, UIC_ETH3);
  1390. return (rc); /* we had errors so get out */
  1391. }
  1392. }
  1393. #endif /* CONFIG_440GX */
  1394. #endif /* !CONFIG_440SP */
  1395. /* handle MAX TX EOB interrupt from a tx */
  1396. if (my_uic0msr & UIC_MTE) {
  1397. mal_rx_eob = mfdcr (maltxeobisr);
  1398. mtdcr (maltxeobisr, mal_rx_eob);
  1399. mtdcr (UIC0SR, UIC_MTE);
  1400. }
  1401. /* handle MAL RX EOB interupt from a receive */
  1402. /* check for EOB on valid channels */
  1403. if (my_uic0msr & UIC_MRE) {
  1404. mal_rx_eob = mfdcr (malrxeobisr);
  1405. if ((mal_rx_eob &
  1406. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)))
  1407. != 0) { /* call emac routine for channel x */
  1408. /* clear EOB
  1409. mtdcr(malrxeobisr, mal_rx_eob); */
  1410. enet_rcv (dev, emac_isr);
  1411. /* indicate that we serviced an interrupt */
  1412. serviced = 1;
  1413. rc = 0;
  1414. }
  1415. }
  1416. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1417. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1418. switch (hw_p->devnum) {
  1419. case 0:
  1420. mtdcr (UICSR_ETHX, UIC_ETH0);
  1421. break;
  1422. case 1:
  1423. mtdcr (UICSR_ETHX, UIC_ETH1);
  1424. break;
  1425. #if defined (CONFIG_440GX)
  1426. case 2:
  1427. mtdcr (uic2sr, UIC_ETH2);
  1428. break;
  1429. case 3:
  1430. mtdcr (uic2sr, UIC_ETH3);
  1431. break;
  1432. #endif /* CONFIG_440GX */
  1433. default:
  1434. break;
  1435. }
  1436. } while (serviced);
  1437. return (rc);
  1438. }
  1439. #else /* CONFIG_440 */
  1440. int enetInt (struct eth_device *dev)
  1441. {
  1442. int serviced;
  1443. int rc = -1; /* default to not us */
  1444. unsigned long mal_isr;
  1445. unsigned long emac_isr = 0;
  1446. unsigned long mal_rx_eob;
  1447. unsigned long my_uicmsr;
  1448. EMAC_4XX_HW_PST hw_p;
  1449. /*
  1450. * Because the mal is generic, we need to get the current
  1451. * eth device
  1452. */
  1453. #if defined(CONFIG_NET_MULTI)
  1454. dev = eth_get_dev();
  1455. #else
  1456. dev = emac0_dev;
  1457. #endif
  1458. hw_p = dev->priv;
  1459. /* enter loop that stays in interrupt code until nothing to service */
  1460. do {
  1461. serviced = 0;
  1462. my_uicmsr = mfdcr (uicmsr);
  1463. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1464. return (rc);
  1465. }
  1466. /* get and clear controller status interrupts */
  1467. /* look at Mal and EMAC interrupts */
  1468. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1469. mal_isr = mfdcr (malesr);
  1470. /* look for mal error */
  1471. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1472. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1473. serviced = 1;
  1474. rc = 0;
  1475. }
  1476. }
  1477. /* port by port dispatch of emac interrupts */
  1478. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1479. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1480. if ((hw_p->emac_ier & emac_isr) != 0) {
  1481. emac_err (dev, emac_isr);
  1482. serviced = 1;
  1483. rc = 0;
  1484. }
  1485. }
  1486. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1487. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1488. return (rc); /* we had errors so get out */
  1489. }
  1490. /* handle MAX TX EOB interrupt from a tx */
  1491. if (my_uicmsr & UIC_MAL_TXEOB) {
  1492. mal_rx_eob = mfdcr (maltxeobisr);
  1493. mtdcr (maltxeobisr, mal_rx_eob);
  1494. mtdcr (uicsr, UIC_MAL_TXEOB);
  1495. }
  1496. /* handle MAL RX EOB interupt from a receive */
  1497. /* check for EOB on valid channels */
  1498. if (my_uicmsr & UIC_MAL_RXEOB)
  1499. {
  1500. mal_rx_eob = mfdcr (malrxeobisr);
  1501. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1502. /* clear EOB
  1503. mtdcr(malrxeobisr, mal_rx_eob); */
  1504. enet_rcv (dev, emac_isr);
  1505. /* indicate that we serviced an interrupt */
  1506. serviced = 1;
  1507. rc = 0;
  1508. }
  1509. }
  1510. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1511. #if defined(CONFIG_405EZ)
  1512. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1513. #endif /* defined(CONFIG_405EZ) */
  1514. }
  1515. while (serviced);
  1516. return (rc);
  1517. }
  1518. #endif /* CONFIG_440 */
  1519. /*-----------------------------------------------------------------------------+
  1520. * MAL Error Routine
  1521. *-----------------------------------------------------------------------------*/
  1522. static void mal_err (struct eth_device *dev, unsigned long isr,
  1523. unsigned long uic, unsigned long maldef,
  1524. unsigned long mal_errr)
  1525. {
  1526. EMAC_4XX_HW_PST hw_p = dev->priv;
  1527. mtdcr (malesr, isr); /* clear interrupt */
  1528. /* clear DE interrupt */
  1529. mtdcr (maltxdeir, 0xC0000000);
  1530. mtdcr (malrxdeir, 0x80000000);
  1531. #ifdef INFO_4XX_ENET
  1532. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1533. #endif
  1534. eth_init (hw_p->bis); /* start again... */
  1535. }
  1536. /*-----------------------------------------------------------------------------+
  1537. * EMAC Error Routine
  1538. *-----------------------------------------------------------------------------*/
  1539. static void emac_err (struct eth_device *dev, unsigned long isr)
  1540. {
  1541. EMAC_4XX_HW_PST hw_p = dev->priv;
  1542. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1543. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1544. }
  1545. /*-----------------------------------------------------------------------------+
  1546. * enet_rcv() handles the ethernet receive data
  1547. *-----------------------------------------------------------------------------*/
  1548. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1549. {
  1550. struct enet_frame *ef_ptr;
  1551. unsigned long data_len;
  1552. unsigned long rx_eob_isr;
  1553. EMAC_4XX_HW_PST hw_p = dev->priv;
  1554. int handled = 0;
  1555. int i;
  1556. int loop_count = 0;
  1557. rx_eob_isr = mfdcr (malrxeobisr);
  1558. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1559. /* clear EOB */
  1560. mtdcr (malrxeobisr, rx_eob_isr);
  1561. /* EMAC RX done */
  1562. while (1) { /* do all */
  1563. i = hw_p->rx_slot;
  1564. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1565. || (loop_count >= NUM_RX_BUFF))
  1566. break;
  1567. loop_count++;
  1568. handled++;
  1569. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1570. if (data_len) {
  1571. if (data_len > ENET_MAX_MTU) /* Check len */
  1572. data_len = 0;
  1573. else {
  1574. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1575. data_len = 0;
  1576. hw_p->stats.rx_err_log[hw_p->
  1577. rx_err_index]
  1578. = hw_p->rx[i].ctrl;
  1579. hw_p->rx_err_index++;
  1580. if (hw_p->rx_err_index ==
  1581. MAX_ERR_LOG)
  1582. hw_p->rx_err_index =
  1583. 0;
  1584. } /* emac_erros */
  1585. } /* data_len < max mtu */
  1586. } /* if data_len */
  1587. if (!data_len) { /* no data */
  1588. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1589. hw_p->stats.data_len_err++; /* Error at Rx */
  1590. }
  1591. /* !data_len */
  1592. /* AS.HARNOIS */
  1593. /* Check if user has already eaten buffer */
  1594. /* if not => ERROR */
  1595. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1596. if (hw_p->is_receiving)
  1597. printf ("ERROR : Receive buffers are full!\n");
  1598. break;
  1599. } else {
  1600. hw_p->stats.rx_frames++;
  1601. hw_p->stats.rx += data_len;
  1602. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1603. data_ptr;
  1604. #ifdef INFO_4XX_ENET
  1605. hw_p->stats.pkts_rx++;
  1606. #endif
  1607. /* AS.HARNOIS
  1608. * use ring buffer
  1609. */
  1610. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1611. hw_p->rx_i_index++;
  1612. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1613. hw_p->rx_i_index = 0;
  1614. hw_p->rx_slot++;
  1615. if (NUM_RX_BUFF == hw_p->rx_slot)
  1616. hw_p->rx_slot = 0;
  1617. /* AS.HARNOIS
  1618. * free receive buffer only when
  1619. * buffer has been handled (eth_rx)
  1620. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1621. */
  1622. } /* if data_len */
  1623. } /* while */
  1624. } /* if EMACK_RXCHL */
  1625. }
  1626. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1627. {
  1628. int length;
  1629. int user_index;
  1630. unsigned long msr;
  1631. EMAC_4XX_HW_PST hw_p = dev->priv;
  1632. hw_p->is_receiving = 1; /* tell driver */
  1633. for (;;) {
  1634. /* AS.HARNOIS
  1635. * use ring buffer and
  1636. * get index from rx buffer desciptor queue
  1637. */
  1638. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1639. if (user_index == -1) {
  1640. length = -1;
  1641. break; /* nothing received - leave for() loop */
  1642. }
  1643. msr = mfmsr ();
  1644. mtmsr (msr & ~(MSR_EE));
  1645. length = hw_p->rx[user_index].data_len & 0x0fff;
  1646. /* Pass the packet up to the protocol layers. */
  1647. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1648. /* NetReceive(NetRxPackets[i], length); */
  1649. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1650. (u32)hw_p->rx[user_index].data_ptr +
  1651. length - 4);
  1652. NetReceive (NetRxPackets[user_index], length - 4);
  1653. /* Free Recv Buffer */
  1654. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1655. /* Free rx buffer descriptor queue */
  1656. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1657. hw_p->rx_u_index++;
  1658. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1659. hw_p->rx_u_index = 0;
  1660. #ifdef INFO_4XX_ENET
  1661. hw_p->stats.pkts_handled++;
  1662. #endif
  1663. mtmsr (msr); /* Enable IRQ's */
  1664. }
  1665. hw_p->is_receiving = 0; /* tell driver */
  1666. return length;
  1667. }
  1668. int ppc_4xx_eth_initialize (bd_t * bis)
  1669. {
  1670. static int virgin = 0;
  1671. struct eth_device *dev;
  1672. int eth_num = 0;
  1673. EMAC_4XX_HW_PST hw = NULL;
  1674. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1675. u32 hw_addr[4];
  1676. #if defined(CONFIG_440GX)
  1677. unsigned long pfc1;
  1678. mfsdr (sdr_pfc1, pfc1);
  1679. pfc1 &= ~(0x01e00000);
  1680. pfc1 |= 0x01200000;
  1681. mtsdr (sdr_pfc1, pfc1);
  1682. #endif
  1683. /* first clear all mac-addresses */
  1684. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1685. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1686. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1687. switch (eth_num) {
  1688. default: /* fall through */
  1689. case 0:
  1690. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1691. bis->bi_enetaddr, 6);
  1692. hw_addr[eth_num] = 0x0;
  1693. break;
  1694. #ifdef CONFIG_HAS_ETH1
  1695. case 1:
  1696. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1697. bis->bi_enet1addr, 6);
  1698. hw_addr[eth_num] = 0x100;
  1699. break;
  1700. #endif
  1701. #ifdef CONFIG_HAS_ETH2
  1702. case 2:
  1703. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1704. bis->bi_enet2addr, 6);
  1705. #if defined(CONFIG_460GT)
  1706. hw_addr[eth_num] = 0x300;
  1707. #else
  1708. hw_addr[eth_num] = 0x400;
  1709. #endif
  1710. break;
  1711. #endif
  1712. #ifdef CONFIG_HAS_ETH3
  1713. case 3:
  1714. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1715. bis->bi_enet3addr, 6);
  1716. #if defined(CONFIG_460GT)
  1717. hw_addr[eth_num] = 0x400;
  1718. #else
  1719. hw_addr[eth_num] = 0x600;
  1720. #endif
  1721. break;
  1722. #endif
  1723. }
  1724. }
  1725. /* set phy num and mode */
  1726. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1727. bis->bi_phymode[0] = 0;
  1728. #if defined(CONFIG_PHY1_ADDR)
  1729. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1730. bis->bi_phymode[1] = 0;
  1731. #endif
  1732. #if defined(CONFIG_440GX)
  1733. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1734. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1735. bis->bi_phymode[2] = 2;
  1736. bis->bi_phymode[3] = 2;
  1737. #endif
  1738. #if defined(CONFIG_440GX) || \
  1739. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1740. defined(CONFIG_405EX)
  1741. ppc_4xx_eth_setup_bridge(0, bis);
  1742. #endif
  1743. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1744. /*
  1745. * See if we can actually bring up the interface,
  1746. * otherwise, skip it
  1747. */
  1748. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1749. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1750. continue;
  1751. }
  1752. /* Allocate device structure */
  1753. dev = (struct eth_device *) malloc (sizeof (*dev));
  1754. if (dev == NULL) {
  1755. printf ("ppc_4xx_eth_initialize: "
  1756. "Cannot allocate eth_device %d\n", eth_num);
  1757. return (-1);
  1758. }
  1759. memset(dev, 0, sizeof(*dev));
  1760. /* Allocate our private use data */
  1761. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1762. if (hw == NULL) {
  1763. printf ("ppc_4xx_eth_initialize: "
  1764. "Cannot allocate private hw data for eth_device %d",
  1765. eth_num);
  1766. free (dev);
  1767. return (-1);
  1768. }
  1769. memset(hw, 0, sizeof(*hw));
  1770. hw->hw_addr = hw_addr[eth_num];
  1771. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1772. hw->devnum = eth_num;
  1773. hw->print_speed = 1;
  1774. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1775. dev->priv = (void *) hw;
  1776. dev->init = ppc_4xx_eth_init;
  1777. dev->halt = ppc_4xx_eth_halt;
  1778. dev->send = ppc_4xx_eth_send;
  1779. dev->recv = ppc_4xx_eth_rx;
  1780. if (0 == virgin) {
  1781. /* set the MAL IER ??? names may change with new spec ??? */
  1782. #if defined(CONFIG_440SPE) || \
  1783. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1784. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1785. defined(CONFIG_405EX)
  1786. mal_ier =
  1787. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1788. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1789. #else
  1790. mal_ier =
  1791. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1792. MAL_IER_OPBE | MAL_IER_PLBE;
  1793. #endif
  1794. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1795. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1796. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1797. mtdcr (malier, mal_ier);
  1798. /* install MAL interrupt handler */
  1799. irq_install_handler (VECNUM_MS,
  1800. (interrupt_handler_t *) enetInt,
  1801. dev);
  1802. irq_install_handler (VECNUM_MTE,
  1803. (interrupt_handler_t *) enetInt,
  1804. dev);
  1805. irq_install_handler (VECNUM_MRE,
  1806. (interrupt_handler_t *) enetInt,
  1807. dev);
  1808. irq_install_handler (VECNUM_TXDE,
  1809. (interrupt_handler_t *) enetInt,
  1810. dev);
  1811. irq_install_handler (VECNUM_RXDE,
  1812. (interrupt_handler_t *) enetInt,
  1813. dev);
  1814. virgin = 1;
  1815. }
  1816. #if defined(CONFIG_NET_MULTI)
  1817. eth_register (dev);
  1818. #else
  1819. emac0_dev = dev;
  1820. #endif
  1821. #if defined(CONFIG_NET_MULTI)
  1822. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1823. miiphy_register (dev->name,
  1824. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1825. #endif
  1826. #endif
  1827. } /* end for each supported device */
  1828. return 0;
  1829. }
  1830. #if !defined(CONFIG_NET_MULTI)
  1831. void eth_halt (void) {
  1832. if (emac0_dev) {
  1833. ppc_4xx_eth_halt(emac0_dev);
  1834. free(emac0_dev);
  1835. emac0_dev = NULL;
  1836. }
  1837. }
  1838. int eth_init (bd_t *bis)
  1839. {
  1840. ppc_4xx_eth_initialize(bis);
  1841. if (emac0_dev) {
  1842. return ppc_4xx_eth_init(emac0_dev, bis);
  1843. } else {
  1844. printf("ERROR: ethaddr not set!\n");
  1845. return -1;
  1846. }
  1847. }
  1848. int eth_send(volatile void *packet, int length)
  1849. {
  1850. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1851. }
  1852. int eth_rx(void)
  1853. {
  1854. return (ppc_4xx_eth_rx(emac0_dev));
  1855. }
  1856. int emac4xx_miiphy_initialize (bd_t * bis)
  1857. {
  1858. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1859. miiphy_register ("ppc_4xx_eth0",
  1860. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1861. #endif
  1862. return 0;
  1863. }
  1864. #endif /* !defined(CONFIG_NET_MULTI) */
  1865. #endif