katmai.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * katmai.h - configuration for AMCC Katmai (440SPe)
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_KATMAI 1 /* Board is Katmai */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_440SPE 1 /* Specifc SPe support */
  37. #undef CFG_DRAM_TEST /* Disable-takes long time */
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  39. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  40. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  41. #undef CONFIG_SHOW_BOOT_PROGRESS
  42. /*-----------------------------------------------------------------------
  43. * Base addresses -- Note these are effective addresses where the
  44. * actual resources get mapped (not physical addresses)
  45. *----------------------------------------------------------------------*/
  46. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  47. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc */
  48. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  49. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH */
  50. #define CFG_MONITOR_BASE TEXT_BASE
  51. #define CFG_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
  52. #define CFG_ISRAM_BASE 0x90000000 /* internal SRAM */
  53. #define CFG_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  54. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  55. #define CFG_PCI_TARGBASE CFG_PCI_MEMBASE
  56. #define CFG_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  57. #define CFG_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  58. #define CFG_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  59. #define CFG_PCIE0_CFGBASE 0xc0000000
  60. #define CFG_PCIE1_CFGBASE 0xc1000000
  61. #define CFG_PCIE2_CFGBASE 0xc2000000
  62. #define CFG_PCIE0_XCFGBASE 0xc3000000
  63. #define CFG_PCIE1_XCFGBASE 0xc3001000
  64. #define CFG_PCIE2_XCFGBASE 0xc3002000
  65. /* base address of inbound PCIe window */
  66. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  67. /* System RAM mapped to PCI space */
  68. #define CONFIG_PCI_SYS_MEM_BUS CFG_SDRAM_BASE
  69. #define CONFIG_PCI_SYS_MEM_PHYS CFG_SDRAM_BASE
  70. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  71. #define CFG_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
  72. /*-----------------------------------------------------------------------
  73. * Initial RAM & stack pointer (placed in internal SRAM)
  74. *----------------------------------------------------------------------*/
  75. #define CFG_TEMP_STACK_OCM 1
  76. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  77. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  78. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  79. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  80. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  81. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  82. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  83. /*-----------------------------------------------------------------------
  84. * Serial Port
  85. *----------------------------------------------------------------------*/
  86. #define CONFIG_SERIAL_MULTI 1
  87. #undef CONFIG_UART1_CONSOLE
  88. #undef CFG_EXT_SERIAL_CLOCK
  89. #define CONFIG_BAUDRATE 115200
  90. #define CFG_BAUDRATE_TABLE \
  91. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  92. /*-----------------------------------------------------------------------
  93. * DDR SDRAM
  94. *----------------------------------------------------------------------*/
  95. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  96. #define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
  97. #define CONFIG_DDR_ECC 1 /* with ECC support */
  98. #undef CONFIG_STRESS
  99. /*-----------------------------------------------------------------------
  100. * I2C
  101. *----------------------------------------------------------------------*/
  102. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  103. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  104. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  105. #define CFG_I2C_SLAVE 0x7F
  106. #define CONFIG_I2C_MULTI_BUS
  107. #define CONFIG_I2C_CMD_TREE
  108. #define CFG_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  109. #define IIC0_BOOTPROM_ADDR 0x50
  110. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  111. #define CFG_I2C_MULTI_EEPROMS
  112. #define CFG_I2C_EEPROM_ADDR (0x50)
  113. #define CFG_I2C_EEPROM_ADDR_LEN 1
  114. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  115. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  116. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  117. /* I2C RTC */
  118. #define CONFIG_RTC_M41T11 1
  119. #define CFG_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  120. #define CFG_I2C_RTC_ADDR 0x68
  121. #define CFG_M41T11_BASE_YEAR 1900 /* play along with linux */
  122. /* I2C DTT */
  123. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  124. #define CFG_DTT_BUS_NUM 1 /* The I2C bus for DTT */
  125. /*
  126. * standard dtt sensor configuration - bottom bit will determine local or
  127. * remote sensor of the ADM1021, the rest determines index into
  128. * CFG_DTT_ADM1021 array below.
  129. */
  130. #define CONFIG_DTT_SENSORS { 0, 1 }
  131. /*
  132. * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
  133. * there will be one entry in this array for each two (dummy) sensors in
  134. * CONFIG_DTT_SENSORS.
  135. *
  136. * For Katmai board:
  137. * - only one ADM1021
  138. * - i2c addr 0x18
  139. * - conversion rate 0x02 = 0.25 conversions/second
  140. * - ALERT ouput disabled
  141. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  142. * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
  143. */
  144. #define CFG_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
  145. /*-----------------------------------------------------------------------
  146. * Environment
  147. *----------------------------------------------------------------------*/
  148. #define CFG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  149. #define CONFIG_PREBOOT "echo;" \
  150. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  151. "echo"
  152. #undef CONFIG_BOOTARGS
  153. #define CONFIG_EXTRA_ENV_SETTINGS \
  154. "netdev=eth0\0" \
  155. "hostname=katmai\0" \
  156. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  157. "nfsroot=${serverip}:${rootpath}\0" \
  158. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  159. "addip=setenv bootargs ${bootargs} " \
  160. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  161. ":${hostname}:${netdev}:off panic=1\0" \
  162. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  163. "flash_nfs=run nfsargs addip addtty;" \
  164. "bootm ${kernel_addr}\0" \
  165. "flash_self=run ramargs addip addtty;" \
  166. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  167. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  168. "bootm\0" \
  169. "rootpath=/opt/eldk/ppc_4xx\0" \
  170. "bootfile=katmai/uImage\0" \
  171. "kernel_addr=fff10000\0" \
  172. "ramdisk_addr=fff20000\0" \
  173. "initrd_high=30000000\0" \
  174. "load=tftp 200000 katmai/u-boot.bin\0" \
  175. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  176. "cp.b ${fileaddr} fffc0000 ${filesize};" \
  177. "setenv filesize;saveenv\0" \
  178. "upd=run load;run update\0" \
  179. "kozio=bootm ffc60000\0" \
  180. "pciconfighost=1\0" \
  181. "pcie_mode=RP:RP:RP\0" \
  182. ""
  183. #define CONFIG_BOOTCOMMAND "run flash_self"
  184. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  185. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  186. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  187. /*
  188. * BOOTP options
  189. */
  190. #define CONFIG_BOOTP_BOOTFILESIZE
  191. #define CONFIG_BOOTP_BOOTPATH
  192. #define CONFIG_BOOTP_GATEWAY
  193. #define CONFIG_BOOTP_HOSTNAME
  194. /*
  195. * Command line configuration.
  196. */
  197. #include <config_cmd_default.h>
  198. #define CONFIG_CMD_ASKENV
  199. #define CONFIG_CMD_EEPROM
  200. #define CONFIG_CMD_DATE
  201. #define CONFIG_CMD_DHCP
  202. #define CONFIG_CMD_DIAG
  203. #define CONFIG_CMD_DTT
  204. #define CONFIG_CMD_ELF
  205. #define CONFIG_CMD_EXT2
  206. #define CONFIG_CMD_FAT
  207. #define CONFIG_CMD_I2C
  208. #define CONFIG_CMD_IRQ
  209. #define CONFIG_CMD_MII
  210. #define CONFIG_CMD_NET
  211. #define CONFIG_CMD_NFS
  212. #define CONFIG_CMD_PCI
  213. #define CONFIG_CMD_PING
  214. #define CONFIG_CMD_REGINFO
  215. #define CONFIG_CMD_SDRAM
  216. #define CONFIG_CMD_SNTP
  217. #define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
  218. #define CONFIG_MII 1 /* MII PHY management */
  219. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  220. #define CONFIG_HAS_ETH0
  221. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  222. #define CONFIG_PHY_RESET_DELAY 1000
  223. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  224. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  225. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  226. #define CONFIG_NETCONSOLE /* include NetConsole support */
  227. #define CONFIG_NET_MULTI /* needed for NetConsole */
  228. #undef CONFIG_WATCHDOG /* watchdog disabled */
  229. /*
  230. * Miscellaneous configurable options
  231. */
  232. #define CFG_LONGHELP /* undef to save memory */
  233. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  234. #if defined(CONFIG_CMD_KGDB)
  235. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  236. #else
  237. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  238. #endif
  239. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  240. #define CFG_MAXARGS 16 /* max number of command args */
  241. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  242. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  243. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  244. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  245. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  246. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  247. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  248. #define CONFIG_LOOPW 1 /* enable loopw command */
  249. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  250. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  251. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  252. #define CFG_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  253. /*-----------------------------------------------------------------------
  254. * FLASH related
  255. *----------------------------------------------------------------------*/
  256. #define CFG_FLASH_CFI
  257. #define CFG_FLASH_CFI_DRIVER
  258. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  259. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  260. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  261. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  262. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  263. #undef CFG_FLASH_CHECKSUM
  264. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  265. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  266. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  267. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  268. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  269. /* Address and size of Redundant Environment Sector */
  270. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  271. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  272. /*-----------------------------------------------------------------------
  273. * PCI stuff
  274. *-----------------------------------------------------------------------
  275. */
  276. /* General PCI */
  277. #define CONFIG_PCI /* include pci support */
  278. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  279. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  280. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  281. /* Board-specific PCI */
  282. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  283. #undef CFG_PCI_MASTER_INIT
  284. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  285. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  286. /* #define CFG_PCI_SUBSYS_ID CFG_PCI_SUBSYS_DEVICEID */
  287. /*
  288. * NETWORK Support (PCI):
  289. */
  290. /* Support for Intel 82557/82559/82559ER chips. */
  291. #define CONFIG_EEPRO100
  292. /*-----------------------------------------------------------------------
  293. * Xilinx System ACE support
  294. *----------------------------------------------------------------------*/
  295. #define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
  296. #define CFG_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  297. #define CFG_SYSTEMACE_BASE CFG_ACE_BASE
  298. #define CONFIG_DOS_PARTITION 1
  299. /*-----------------------------------------------------------------------
  300. * External Bus Controller (EBC) Setup
  301. *----------------------------------------------------------------------*/
  302. /* Memory Bank 0 (Flash) initialization */
  303. #define CFG_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  304. EBC_BXAP_TWT_ENCODE(7) | \
  305. EBC_BXAP_BCE_DISABLE | \
  306. EBC_BXAP_BCT_2TRANS | \
  307. EBC_BXAP_CSN_ENCODE(0) | \
  308. EBC_BXAP_OEN_ENCODE(0) | \
  309. EBC_BXAP_WBN_ENCODE(0) | \
  310. EBC_BXAP_WBF_ENCODE(0) | \
  311. EBC_BXAP_TH_ENCODE(0) | \
  312. EBC_BXAP_RE_DISABLED | \
  313. EBC_BXAP_SOR_DELAYED | \
  314. EBC_BXAP_BEM_WRITEONLY | \
  315. EBC_BXAP_PEN_DISABLED)
  316. #define CFG_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CFG_FLASH_BASE) | \
  317. EBC_BXCR_BS_16MB | \
  318. EBC_BXCR_BU_RW | \
  319. EBC_BXCR_BW_16BIT)
  320. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  321. #define CFG_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  322. EBC_BXAP_TWT_ENCODE(4) | \
  323. EBC_BXAP_BCE_DISABLE | \
  324. EBC_BXAP_BCT_2TRANS | \
  325. EBC_BXAP_CSN_ENCODE(0) | \
  326. EBC_BXAP_OEN_ENCODE(0) | \
  327. EBC_BXAP_WBN_ENCODE(0) | \
  328. EBC_BXAP_WBF_ENCODE(0) | \
  329. EBC_BXAP_TH_ENCODE(0) | \
  330. EBC_BXAP_RE_DISABLED | \
  331. EBC_BXAP_SOR_NONDELAYED | \
  332. EBC_BXAP_BEM_WRITEONLY | \
  333. EBC_BXAP_PEN_DISABLED)
  334. #define CFG_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CFG_ACE_BASE) | \
  335. EBC_BXCR_BS_1MB | \
  336. EBC_BXCR_BU_RW | \
  337. EBC_BXCR_BW_16BIT)
  338. /*-------------------------------------------------------------------------
  339. * Initialize EBC CONFIG -
  340. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  341. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  342. *-------------------------------------------------------------------------*/
  343. #define CFG_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  344. EBC_CFG_PTD_ENABLE | \
  345. EBC_CFG_RTC_16PERCLK | \
  346. EBC_CFG_ATC_PREVIOUS | \
  347. EBC_CFG_DTC_PREVIOUS | \
  348. EBC_CFG_CTC_PREVIOUS | \
  349. EBC_CFG_OEO_PREVIOUS | \
  350. EBC_CFG_EMC_DEFAULT | \
  351. EBC_CFG_PME_DISABLE | \
  352. EBC_CFG_PR_16)
  353. /*-----------------------------------------------------------------------
  354. * GPIO Setup
  355. *----------------------------------------------------------------------*/
  356. #define CFG_GPIO_PCIE_PRESENT0 17
  357. #define CFG_GPIO_PCIE_PRESENT1 21
  358. #define CFG_GPIO_PCIE_PRESENT2 23
  359. #define CFG_GPIO_RS232_FORCEOFF 30
  360. #define CFG_PFC0 (GPIO_VAL(CFG_GPIO_PCIE_PRESENT0) | \
  361. GPIO_VAL(CFG_GPIO_PCIE_PRESENT1) | \
  362. GPIO_VAL(CFG_GPIO_PCIE_PRESENT2) | \
  363. GPIO_VAL(CFG_GPIO_RS232_FORCEOFF))
  364. #define CFG_GPIO_OR GPIO_VAL(CFG_GPIO_RS232_FORCEOFF)
  365. #define CFG_GPIO_TCR GPIO_VAL(CFG_GPIO_RS232_FORCEOFF)
  366. #define CFG_GPIO_ODR 0
  367. /*
  368. * For booting Linux, the board info and command line data
  369. * have to be in the first 8 MB of memory, since this is
  370. * the maximum mapped by the Linux kernel during initialization.
  371. */
  372. #define CFG_BOOTMAPSZ (8 << 20) /*Initial Memory map for Linux*/
  373. /*-----------------------------------------------------------------------
  374. * Cache Configuration
  375. */
  376. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  377. #define CFG_CACHELINE_SIZE 32 /* ... */
  378. #if defined(CONFIG_CMD_KGDB)
  379. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  380. #endif
  381. /*
  382. * Internal Definitions
  383. *
  384. * Boot Flags
  385. */
  386. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  387. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  388. #if defined(CONFIG_CMD_KGDB)
  389. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  390. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  391. #endif
  392. #endif /* __CONFIG_H */