MPC8641HPCN.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. /*
  2. * Copyright 2006 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MPC8641HPCN board configuration file
  26. *
  27. * Make sure you change the MAC address and other network params first,
  28. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_MPC86xx 1 /* MPC86xx */
  34. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  35. #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
  36. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  37. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  38. #ifdef RUN_DIAG
  39. #define CONFIG_SYS_DIAG_ADDR 0xff800000
  40. #endif
  41. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  42. /*
  43. * set this to enable Rapid IO. PCI and RIO are mutually exclusive
  44. */
  45. /*#define CONFIG_RIO 1*/
  46. #ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
  47. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  48. #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
  49. #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
  50. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  51. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  52. #endif
  53. #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
  54. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  55. #define CONFIG_ENV_OVERWRITE
  56. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  57. #define CONFIG_ALTIVEC 1
  58. /*
  59. * L2CR setup -- make sure this is right for your board!
  60. */
  61. #define CONFIG_SYS_L2
  62. #define L2_INIT 0
  63. #define L2_ENABLE (L2CR_L2E)
  64. #ifndef CONFIG_SYS_CLK_FREQ
  65. #ifndef __ASSEMBLY__
  66. extern unsigned long get_board_sys_clk(unsigned long dummy);
  67. #endif
  68. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  69. #endif
  70. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  71. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  72. #define CONFIG_SYS_MEMTEST_END 0x00400000
  73. /*
  74. * Base addresses -- Note these are effective addresses where the
  75. * actual resources get mapped (not physical addresses)
  76. */
  77. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  78. #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
  79. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  80. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  81. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  82. /*
  83. * DDR Setup
  84. */
  85. #define CONFIG_FSL_DDR2
  86. #undef CONFIG_FSL_DDR_INTERACTIVE
  87. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  88. #define CONFIG_DDR_SPD
  89. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  90. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  91. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  92. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  93. #define CONFIG_VERY_BIG_RAM
  94. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  95. #define CONFIG_NUM_DDR_CONTROLLERS 2
  96. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  97. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  98. /*
  99. * I2C addresses of SPD EEPROMs
  100. */
  101. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  102. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
  103. #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
  104. #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
  105. /*
  106. * These are used when DDR doesn't use SPD.
  107. */
  108. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  109. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  110. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  111. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  112. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  113. #define CONFIG_SYS_DDR_TIMING_1 0x39357322
  114. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  115. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  116. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  117. #define CONFIG_SYS_DDR_INTERVAL 0x06090100
  118. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  119. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  120. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  121. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  122. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  123. #define CONFIG_SYS_DDR_CONTROL2 0x04400000
  124. #define CONFIG_ID_EEPROM
  125. #define CONFIG_SYS_I2C_EEPROM_NXID
  126. #define CONFIG_ID_EEPROM
  127. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  128. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  129. /*
  130. * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
  131. * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
  132. * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
  133. * However, when u-boot comes up, the flash_init needs hard start addresses
  134. * to build its info table. For user convenience, the flash addresses is
  135. * fe800000 and ff800000. That way, u-boot knows where the flash is
  136. * and the user can download u-boot code from promjet to fef00000, a
  137. * more intuitive location than fe700000.
  138. *
  139. * Note that, on switching the boot location, fef00000 becomes fff00000.
  140. */
  141. #define CONFIG_SYS_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
  142. #define CONFIG_SYS_FLASH_BASE2 0xff800000
  143. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
  144. #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
  145. #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
  146. #define CONFIG_SYS_BR1_PRELIM 0xfe001001 /* port size 16bit */
  147. #define CONFIG_SYS_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
  148. #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
  149. #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
  150. #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
  151. #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
  152. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  153. #define PIXIS_BASE 0xf8100000 /* PIXIS registers */
  154. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  155. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  156. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  157. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  158. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  159. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  160. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  161. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  162. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  163. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  164. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  165. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  166. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  167. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  168. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  169. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  170. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  171. #undef CONFIG_SYS_FLASH_CHECKSUM
  172. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  173. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  174. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  175. #define CONFIG_FLASH_CFI_DRIVER
  176. #define CONFIG_SYS_FLASH_CFI
  177. #define CONFIG_SYS_FLASH_EMPTY_INFO
  178. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  179. #define CONFIG_SYS_RAMBOOT
  180. #else
  181. #undef CONFIG_SYS_RAMBOOT
  182. #endif
  183. #if defined(CONFIG_SYS_RAMBOOT)
  184. #undef CONFIG_SPD_EEPROM
  185. #define CONFIG_SYS_SDRAM_SIZE 256
  186. #endif
  187. #undef CONFIG_CLOCKS_IN_MHZ
  188. #define CONFIG_L1_INIT_RAM
  189. #define CONFIG_SYS_INIT_RAM_LOCK 1
  190. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  191. #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  192. #else
  193. #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  194. #endif
  195. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  196. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  197. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  198. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  199. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  200. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  201. /* Serial Port */
  202. #define CONFIG_CONS_INDEX 1
  203. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  204. #define CONFIG_SYS_NS16550
  205. #define CONFIG_SYS_NS16550_SERIAL
  206. #define CONFIG_SYS_NS16550_REG_SIZE 1
  207. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  208. #define CONFIG_SYS_BAUDRATE_TABLE \
  209. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  210. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  211. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  212. /* Use the HUSH parser */
  213. #define CONFIG_SYS_HUSH_PARSER
  214. #ifdef CONFIG_SYS_HUSH_PARSER
  215. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  216. #endif
  217. /*
  218. * Pass open firmware flat tree to kernel
  219. */
  220. #define CONFIG_OF_LIBFDT 1
  221. #define CONFIG_OF_BOARD_SETUP 1
  222. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  223. #define CONFIG_SYS_64BIT_VSPRINTF 1
  224. #define CONFIG_SYS_64BIT_STRTOUL 1
  225. /*
  226. * I2C
  227. */
  228. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  229. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  230. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  231. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  232. #define CONFIG_SYS_I2C_SLAVE 0x7F
  233. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  234. #define CONFIG_SYS_I2C_OFFSET 0x3100
  235. /*
  236. * RapidIO MMU
  237. */
  238. #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
  239. #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
  240. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  241. /*
  242. * General PCI
  243. * Addresses are mapped 1-1.
  244. */
  245. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  246. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  247. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  248. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  249. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  250. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  251. /* For RTL8139 */
  252. #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
  253. #define _IO_BASE 0x00000000
  254. #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
  255. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  256. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  257. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  258. #define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
  259. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  260. #if defined(CONFIG_PCI)
  261. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  262. #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  263. #define CONFIG_NET_MULTI
  264. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  265. #define CONFIG_RTL8139
  266. #undef CONFIG_EEPRO100
  267. #undef CONFIG_TULIP
  268. /************************************************************
  269. * USB support
  270. ************************************************************/
  271. #define CONFIG_PCI_OHCI 1
  272. #define CONFIG_USB_OHCI_NEW 1
  273. #define CONFIG_USB_KEYBOARD 1
  274. #define CONFIG_SYS_DEVICE_DEREGISTER
  275. #define CONFIG_SYS_USB_EVENT_POLL 1
  276. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  277. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  278. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  279. /*PCIE video card used*/
  280. #define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS
  281. /*PCI video card used*/
  282. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
  283. /* video */
  284. #define CONFIG_VIDEO
  285. #if defined(CONFIG_VIDEO)
  286. #define CONFIG_BIOSEMU
  287. #define CONFIG_CFB_CONSOLE
  288. #define CONFIG_VIDEO_SW_CURSOR
  289. #define CONFIG_VGA_AS_SINGLE_DEVICE
  290. #define CONFIG_ATI_RADEON_FB
  291. #define CONFIG_VIDEO_LOGO
  292. /*#define CONFIG_CONSOLE_CURSOR*/
  293. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS
  294. #endif
  295. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  296. #define CONFIG_DOS_PARTITION
  297. #define CONFIG_SCSI_AHCI
  298. #ifdef CONFIG_SCSI_AHCI
  299. #define CONFIG_SATA_ULI5288
  300. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  301. #define CONFIG_SYS_SCSI_MAX_LUN 1
  302. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  303. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  304. #endif
  305. #define CONFIG_MPC86XX_PCI2
  306. #endif /* CONFIG_PCI */
  307. #if defined(CONFIG_TSEC_ENET)
  308. #ifndef CONFIG_NET_MULTI
  309. #define CONFIG_NET_MULTI 1
  310. #endif
  311. #define CONFIG_MII 1 /* MII PHY management */
  312. #define CONFIG_TSEC1 1
  313. #define CONFIG_TSEC1_NAME "eTSEC1"
  314. #define CONFIG_TSEC2 1
  315. #define CONFIG_TSEC2_NAME "eTSEC2"
  316. #define CONFIG_TSEC3 1
  317. #define CONFIG_TSEC3_NAME "eTSEC3"
  318. #define CONFIG_TSEC4 1
  319. #define CONFIG_TSEC4_NAME "eTSEC4"
  320. #define TSEC1_PHY_ADDR 0
  321. #define TSEC2_PHY_ADDR 1
  322. #define TSEC3_PHY_ADDR 2
  323. #define TSEC4_PHY_ADDR 3
  324. #define TSEC1_PHYIDX 0
  325. #define TSEC2_PHYIDX 0
  326. #define TSEC3_PHYIDX 0
  327. #define TSEC4_PHYIDX 0
  328. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  329. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  330. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  331. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  332. #define CONFIG_ETHPRIME "eTSEC1"
  333. #endif /* CONFIG_TSEC_ENET */
  334. /*
  335. * BAT0 2G Cacheable, non-guarded
  336. * 0x0000_0000 2G DDR
  337. */
  338. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  339. #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  340. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  341. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  342. /*
  343. * BAT1 unused
  344. */
  345. #define CONFIG_SYS_DBAT1L 0
  346. #define CONFIG_SYS_DBAT1U 0
  347. #define CONFIG_SYS_IBAT1L 0
  348. #define CONFIG_SYS_IBAT1U 0
  349. /* if CONFIG_PCI:
  350. * BAT2 1G Cache-inhibited, guarded
  351. * 0x8000_0000 512M PCI-Express 1 Memory
  352. * 0xa000_0000 512M PCI-Express 2 Memory
  353. * Changed it for operating from 0xd0000000
  354. *
  355. * if CONFIG_RIO
  356. * BAT2 512M Cache-inhibited, guarded
  357. * 0xc000_0000 512M RapidIO Memory
  358. */
  359. #ifdef CONFIG_PCI
  360. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
  361. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  362. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G \
  363. | BATU_VS | BATU_VP)
  364. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
  365. | BATL_CACHEINHIBIT)
  366. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  367. #else /* CONFIG_RIO */
  368. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
  369. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  370. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
  371. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  372. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  373. #endif
  374. /*
  375. * BAT3 4M Cache-inhibited, guarded
  376. * 0xf800_0000 4M CCSR
  377. */
  378. #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
  379. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  380. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
  381. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  382. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  383. /*
  384. * BAT4 32M Cache-inhibited, guarded
  385. * 0xe200_0000 16M PCI-Express 1 I/O
  386. * 0xe300_0000 16M PCI-Express 2 I/0
  387. * Note that this is at 0xe0000000
  388. */
  389. #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \
  390. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  391. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
  392. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  393. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  394. /*
  395. * BAT5 128K Cacheable, non-guarded
  396. * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
  397. */
  398. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  399. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  400. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  401. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  402. /*
  403. * BAT6 32M Cache-inhibited, guarded
  404. * 0xfe00_0000 32M FLASH
  405. */
  406. #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
  407. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  408. #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
  409. #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
  410. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  411. #define CONFIG_SYS_DBAT7L 0x00000000
  412. #define CONFIG_SYS_DBAT7U 0x00000000
  413. #define CONFIG_SYS_IBAT7L 0x00000000
  414. #define CONFIG_SYS_IBAT7U 0x00000000
  415. /*
  416. * Environment
  417. */
  418. #ifndef CONFIG_SYS_RAMBOOT
  419. #define CONFIG_ENV_IS_IN_FLASH 1
  420. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
  421. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  422. #define CONFIG_ENV_SIZE 0x2000
  423. #else
  424. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  425. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  426. #define CONFIG_ENV_SIZE 0x2000
  427. #endif
  428. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  429. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  430. /*
  431. * BOOTP options
  432. */
  433. #define CONFIG_BOOTP_BOOTFILESIZE
  434. #define CONFIG_BOOTP_BOOTPATH
  435. #define CONFIG_BOOTP_GATEWAY
  436. #define CONFIG_BOOTP_HOSTNAME
  437. /*
  438. * Command line configuration.
  439. */
  440. #include <config_cmd_default.h>
  441. #define CONFIG_CMD_PING
  442. #define CONFIG_CMD_I2C
  443. #define CONFIG_CMD_REGINFO
  444. #if defined(CONFIG_SYS_RAMBOOT)
  445. #undef CONFIG_CMD_ENV
  446. #endif
  447. #if defined(CONFIG_PCI)
  448. #define CONFIG_CMD_PCI
  449. #define CONFIG_CMD_SCSI
  450. #define CONFIG_CMD_EXT2
  451. #define CONFIG_CMD_USB
  452. #endif
  453. #undef CONFIG_WATCHDOG /* watchdog disabled */
  454. /*
  455. * Miscellaneous configurable options
  456. */
  457. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  458. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  459. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  460. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  461. #if defined(CONFIG_CMD_KGDB)
  462. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  463. #else
  464. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  465. #endif
  466. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  467. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  468. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  469. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  470. /*
  471. * For booting Linux, the board info and command line data
  472. * have to be in the first 8 MB of memory, since this is
  473. * the maximum mapped by the Linux kernel during initialization.
  474. */
  475. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  476. /*
  477. * Internal Definitions
  478. *
  479. * Boot Flags
  480. */
  481. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  482. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  483. #if defined(CONFIG_CMD_KGDB)
  484. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  485. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  486. #endif
  487. /*
  488. * Environment Configuration
  489. */
  490. /* The mac addresses for all ethernet interface */
  491. #if defined(CONFIG_TSEC_ENET)
  492. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  493. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  494. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  495. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  496. #endif
  497. #define CONFIG_HAS_ETH0 1
  498. #define CONFIG_HAS_ETH1 1
  499. #define CONFIG_HAS_ETH2 1
  500. #define CONFIG_HAS_ETH3 1
  501. #define CONFIG_IPADDR 192.168.1.100
  502. #define CONFIG_HOSTNAME unknown
  503. #define CONFIG_ROOTPATH /opt/nfsroot
  504. #define CONFIG_BOOTFILE uImage
  505. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  506. #define CONFIG_SERVERIP 192.168.1.1
  507. #define CONFIG_GATEWAYIP 192.168.1.1
  508. #define CONFIG_NETMASK 255.255.255.0
  509. /* default location for tftp and bootm */
  510. #define CONFIG_LOADADDR 1000000
  511. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  512. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  513. #define CONFIG_BAUDRATE 115200
  514. #define CONFIG_EXTRA_ENV_SETTINGS \
  515. "netdev=eth0\0" \
  516. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  517. "tftpflash=tftpboot $loadaddr $uboot; " \
  518. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  519. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  520. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  521. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  522. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  523. "consoledev=ttyS0\0" \
  524. "ramdiskaddr=2000000\0" \
  525. "ramdiskfile=your.ramdisk.u-boot\0" \
  526. "fdtaddr=c00000\0" \
  527. "fdtfile=mpc8641_hpcn.dtb\0" \
  528. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  529. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  530. "maxcpus=2"
  531. #define CONFIG_NFSBOOTCOMMAND \
  532. "setenv bootargs root=/dev/nfs rw " \
  533. "nfsroot=$serverip:$rootpath " \
  534. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  535. "console=$consoledev,$baudrate $othbootargs;" \
  536. "tftp $loadaddr $bootfile;" \
  537. "tftp $fdtaddr $fdtfile;" \
  538. "bootm $loadaddr - $fdtaddr"
  539. #define CONFIG_RAMBOOTCOMMAND \
  540. "setenv bootargs root=/dev/ram rw " \
  541. "console=$consoledev,$baudrate $othbootargs;" \
  542. "tftp $ramdiskaddr $ramdiskfile;" \
  543. "tftp $loadaddr $bootfile;" \
  544. "tftp $fdtaddr $fdtfile;" \
  545. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  546. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  547. #endif /* __CONFIG_H */