spieval.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  39. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  40. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  41. /*
  42. * Serial console configuration
  43. */
  44. #define CONFIG_PSC_CONSOLE 6 /* console is on PSC6 */
  45. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  46. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  47. #ifdef CONFIG_STK52XX
  48. #undef CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  49. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  50. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  51. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  52. #define CONFIG_BOARD_EARLY_INIT_R
  53. #endif /* CONFIG_STK52XX */
  54. /*
  55. * PCI Mapping:
  56. * 0x40000000 - 0x4fffffff - PCI Memory
  57. * 0x50000000 - 0x50ffffff - PCI IO Space
  58. */
  59. #ifdef CONFIG_STK52XX
  60. #define CONFIG_PCI 1
  61. #define CONFIG_PCI_PNP 1
  62. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  63. #define CONFIG_PCI_MEM_BUS 0x40000000
  64. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  65. #define CONFIG_PCI_MEM_SIZE 0x10000000
  66. #define CONFIG_PCI_IO_BUS 0x50000000
  67. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  68. #define CONFIG_PCI_IO_SIZE 0x01000000
  69. #define CONFIG_NET_MULTI 1
  70. #define CONFIG_EEPRO100 1
  71. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  72. #define CONFIG_NS8382X 1
  73. #endif /* CONFIG_STK52XX */
  74. /*
  75. * Video console
  76. */
  77. #if 1
  78. #define CONFIG_VIDEO
  79. #define CONFIG_VIDEO_SM501
  80. #define CONFIG_VIDEO_SM501_32BPP
  81. #define CONFIG_CFB_CONSOLE
  82. #define CONFIG_VIDEO_LOGO
  83. #define CONFIG_VGA_AS_SINGLE_DEVICE
  84. #define CONFIG_CONSOLE_EXTRA_INFO
  85. #define CONFIG_VIDEO_SW_CURSOR
  86. #define CONFIG_SPLASH_SCREEN
  87. #define CFG_CONSOLE_IS_IN_ENV
  88. #endif
  89. /* Partitions */
  90. #define CONFIG_MAC_PARTITION
  91. #define CONFIG_DOS_PARTITION
  92. #define CONFIG_ISO_PARTITION
  93. /* USB */
  94. #ifdef CONFIG_STK52XX
  95. #define CONFIG_USB_OHCI
  96. #define CONFIG_USB_STORAGE
  97. #endif
  98. /* POST support */
  99. #define CONFIG_POST (CFG_POST_MEMORY | \
  100. CFG_POST_CPU | \
  101. CFG_POST_I2C)
  102. #ifdef CONFIG_POST
  103. /* preserve space for the post_word at end of on-chip SRAM */
  104. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  105. #endif
  106. /*
  107. * Command line configuration.
  108. */
  109. #include <config_cmd_default.h>
  110. #define CONFIG_CMD_ASKENV
  111. #define CONFIG_CMD_DATE
  112. #define CONFIG_CMD_DHCP
  113. #define CONFIG_CMD_ECHO
  114. #define CONFIG_CMD_EEPROM
  115. #define CONFIG_CMD_I2C
  116. #define CONFIG_CMD_MII
  117. #define CONFIG_CMD_NFS
  118. #define CONFIG_CMD_PING
  119. #define CONFIG_CMD_REGINFO
  120. #define CONFIG_CMD_SNTP
  121. #if defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
  122. #define CONFIG_CMD_IDE
  123. #define CONFIG_CMD_FAT
  124. #define CONFIG_CMD_EXT2
  125. #endif
  126. #ifdef CONFIG_STK52XX
  127. #define CONFIG_CMD_USB
  128. #define CONFIG_CMD_FAT
  129. #endif
  130. #ifdef CONFIG_VIDEO
  131. #define CONFIG_CMD_BMP
  132. #endif
  133. #ifdef CONFIG_PCI
  134. #define CONFIG_CMD_PCI
  135. #endif
  136. #ifdef CONFIG_POST
  137. #define CONFIG_CMD_DIAG
  138. #endif
  139. #define CONFIG_TIMESTAMP /* display image timestamps */
  140. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  141. # define CFG_LOWBOOT 1
  142. #endif
  143. /*
  144. * Autobooting
  145. */
  146. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  147. #define CONFIG_PREBOOT "echo;" \
  148. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  149. "echo"
  150. #undef CONFIG_BOOTARGS
  151. #define CONFIG_EXTRA_ENV_SETTINGS \
  152. "netdev=eth0\0" \
  153. "rootpath=/opt/eldk/ppc_6xx\0" \
  154. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  155. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  156. "nfsroot=${serverip}:${rootpath}\0" \
  157. "addip=setenv bootargs ${bootargs} " \
  158. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  159. ":${hostname}:${netdev}:off panic=1\0" \
  160. "flash_self=run ramargs addip;" \
  161. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  162. "flash_nfs=run nfsargs addip;" \
  163. "bootm ${kernel_addr}\0" \
  164. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  165. "bootfile=/tftpboot/tqm5200/uImage\0" \
  166. "load=tftp 200000 ${u-boot}\0" \
  167. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  168. "update=protect off FC000000 FC05FFFF;" \
  169. "erase FC000000 FC05FFFF;" \
  170. "cp.b 200000 FC000000 ${filesize};" \
  171. "protect on FC000000 FC05FFFF\0" \
  172. ""
  173. #define CONFIG_BOOTCOMMAND "run net_nfs"
  174. /*
  175. * IPB Bus clocking configuration.
  176. */
  177. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  178. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  179. /*
  180. * PCI Bus clocking configuration
  181. *
  182. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  183. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  184. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  185. */
  186. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  187. #endif
  188. /*
  189. * I2C configuration
  190. */
  191. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  192. #ifdef CONFIG_TQM5200_REV100
  193. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  194. #else
  195. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  196. #endif
  197. /*
  198. * I2C clock frequency
  199. *
  200. * Please notice, that the resulting clock frequency could differ from the
  201. * configured value. This is because the I2C clock is derived from system
  202. * clock over a frequency divider with only a few divider values. U-boot
  203. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  204. * approximation allways lies below the configured value, never above.
  205. */
  206. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  207. #define CFG_I2C_SLAVE 0x7F
  208. /*
  209. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  210. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  211. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  212. * same configuration could be used.
  213. */
  214. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  215. #define CFG_I2C_EEPROM_ADDR_LEN 2
  216. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  217. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  218. /*
  219. * HW-Monitor configuration on Mini-FAP
  220. */
  221. #if defined (CONFIG_MINIFAP)
  222. #define CFG_I2C_HWMON_ADDR 0x2C
  223. #endif
  224. /* List of I2C addresses to be verified by POST */
  225. #if defined (CONFIG_MINIFAP)
  226. #undef I2C_ADDR_LIST
  227. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  228. CFG_I2C_HWMON_ADDR, \
  229. CFG_I2C_SLAVE }
  230. #endif
  231. /*
  232. * Flash configuration
  233. */
  234. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  235. /* use CFI flash driver if no module variant is spezified */
  236. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  237. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  238. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  239. #define CFG_FLASH_EMPTY_INFO
  240. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  241. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  242. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  243. #if !defined(CFG_LOWBOOT)
  244. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  245. #else /* CFG_LOWBOOT */
  246. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  247. #endif /* CFG_LOWBOOT */
  248. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  249. (= chip selects) */
  250. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  251. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  252. /*
  253. * Environment settings
  254. */
  255. #define CFG_ENV_IS_IN_FLASH 1
  256. #define CFG_ENV_SIZE 0x10000
  257. #define CFG_ENV_SECT_SIZE 0x20000
  258. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  259. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  260. /*
  261. * Memory map
  262. */
  263. #define CFG_MBAR 0xF0000000
  264. #define CFG_SDRAM_BASE 0x00000000
  265. #define CFG_DEFAULT_MBAR 0x80000000
  266. /* Use ON-Chip SRAM until RAM will be available */
  267. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  268. #ifdef CONFIG_POST
  269. /* preserve space for the post_word at end of on-chip SRAM */
  270. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  271. #else
  272. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  273. #endif
  274. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  275. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  276. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  277. #define CFG_MONITOR_BASE TEXT_BASE
  278. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  279. # define CFG_RAMBOOT 1
  280. #endif
  281. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  282. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  283. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  284. /*
  285. * Ethernet configuration
  286. */
  287. #define CONFIG_MPC5xxx_FEC 1
  288. /*
  289. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  290. */
  291. /* #define CONFIG_FEC_10MBIT 1 */
  292. #define CONFIG_PHY_ADDR 0x00
  293. /*
  294. * GPIO configuration
  295. *
  296. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  297. * Bit 0 (mask: 0x80000000): 1
  298. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  299. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  300. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  301. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  302. * (because, there I2C1 is used as I2C bus)
  303. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  304. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  305. * 000 -> All PSC2 pins are GIOPs
  306. * 001 -> CAN1/2 on PSC2 pins
  307. * Use for REV100 STK52xx boards
  308. * use PSC6:
  309. * on STK52xx:
  310. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  311. * Bits 9:11 (mask: 0x00700000):
  312. * 101 -> PSC6 : Extended POST test is not available
  313. * on MINI-FAP and TQM5200_IB:
  314. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  315. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  316. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  317. * tests.
  318. */
  319. #if defined (CONFIG_MINIFAP)
  320. # define CFG_GPS_PORT_CONFIG 0x91000004
  321. #elif defined (CONFIG_STK52XX)
  322. # if defined (CONFIG_STK52XX_REV100)
  323. # define CFG_GPS_PORT_CONFIG 0x81500014
  324. # else /* STK52xx REV200 and above */
  325. # if defined (CONFIG_TQM5200_REV100)
  326. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  327. # else/* TQM5200 REV200 and above */
  328. # define CFG_GPS_PORT_CONFIG 0x91500004
  329. # endif
  330. # endif
  331. #else /* TMQ5200 Inbetriebnahme-Board */
  332. # define CFG_GPS_PORT_CONFIG 0x81000004
  333. #endif
  334. /*
  335. * RTC configuration
  336. */
  337. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  338. /*
  339. * Miscellaneous configurable options
  340. */
  341. #define CFG_LONGHELP /* undef to save memory */
  342. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  343. #if defined(CONFIG_CMD_KGDB)
  344. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  345. #else
  346. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  347. #endif
  348. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  349. #define CFG_MAXARGS 16 /* max number of command args */
  350. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  351. /* Enable an alternate, more extensive memory test */
  352. #define CFG_ALT_MEMTEST
  353. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  354. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  355. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  356. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  357. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  358. #if defined(CONFIG_CMD_KGDB)
  359. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  360. #endif
  361. /*
  362. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  363. * which is normally part of the default commands (CFV_CMD_DFL)
  364. */
  365. #define CONFIG_LOOPW
  366. /*
  367. * Various low-level settings
  368. */
  369. #if defined(CONFIG_MPC5200)
  370. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  371. #define CFG_HID0_FINAL HID0_ICE
  372. #else
  373. #define CFG_HID0_INIT 0
  374. #define CFG_HID0_FINAL 0
  375. #endif
  376. #define CFG_BOOTCS_START CFG_FLASH_BASE
  377. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  378. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  379. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  380. #else
  381. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  382. #endif
  383. #define CFG_CS0_START CFG_FLASH_BASE
  384. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  385. #define CONFIG_LAST_STAGE_INIT
  386. /*
  387. * SRAM - Do not map below 2 GB in address space, because this area is used
  388. * for SDRAM autosizing.
  389. */
  390. #define CFG_CS2_START 0xE5000000
  391. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  392. #define CFG_CS2_CFG 0x0004D930
  393. /*
  394. * Grafic controller - Do not map below 2 GB in address space, because this
  395. * area is used for SDRAM autosizing.
  396. */
  397. #define SM501_FB_BASE 0xE0000000
  398. #define CFG_CS1_START (SM501_FB_BASE)
  399. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  400. #define CFG_CS1_CFG 0x8F48FF70
  401. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  402. #define CFG_CS_BURST 0x00000000
  403. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  404. #define CFG_RESET_ADDRESS 0xff000000
  405. /*-----------------------------------------------------------------------
  406. * USB stuff
  407. *-----------------------------------------------------------------------
  408. */
  409. #define CONFIG_USB_CLOCK 0x0001BBBB
  410. #define CONFIG_USB_CONFIG 0x00001000
  411. /*-----------------------------------------------------------------------
  412. * IDE/ATA stuff Supports IDE harddisk
  413. *-----------------------------------------------------------------------
  414. */
  415. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  416. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  417. #undef CONFIG_IDE_LED /* LED for ide not supported */
  418. #define CONFIG_IDE_RESET /* reset for ide supported */
  419. #define CONFIG_IDE_PREINIT
  420. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  421. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  422. #define CFG_ATA_IDE0_OFFSET 0x0000
  423. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  424. /* Offset for data I/O */
  425. #define CFG_ATA_DATA_OFFSET (0x0060)
  426. /* Offset for normal register accesses */
  427. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  428. /* Offset for alternate registers */
  429. #define CFG_ATA_ALT_OFFSET (0x005C)
  430. /* Interval between registers */
  431. #define CFG_ATA_STRIDE 4
  432. #endif /* __CONFIG_H */