BC3450.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * -- Version 1.1 --
  3. *
  4. * (C) Copyright 2003-2005
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2004-2005
  8. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  9. *
  10. * (C) Copyright 2005
  11. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
  12. *
  13. * History:
  14. * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
  42. #define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
  43. #define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
  44. #define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
  45. #define CONFIG_BC3450_USB 1 /* + USB support */
  46. # define CONFIG_FAT 1 /* + FAT support */
  47. # define CONFIG_EXT2 1 /* + EXT2 support */
  48. #undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
  49. #undef CONFIG_BC3450_CAN /* + CAN transceiver */
  50. #undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
  51. #undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
  52. #undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
  53. #define CONFIG_BC3450_FP 1 /* + enable FP O/P */
  54. #undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
  55. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  56. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  57. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  58. /*
  59. * Serial console configuration
  60. */
  61. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  62. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  63. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  64. /*
  65. * AT-PS/2 Multiplexer
  66. */
  67. #ifdef CONFIG_BC3450_PS2
  68. # define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  69. # define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  70. # define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  71. # define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  72. # define CONFIG_BOARD_EARLY_INIT_R
  73. #endif /* CONFIG_BC3450_PS2 */
  74. /*
  75. * PCI Mapping:
  76. * 0x40000000 - 0x4fffffff - PCI Memory
  77. * 0x50000000 - 0x50ffffff - PCI IO Space
  78. */
  79. # define CONFIG_PCI 1
  80. # define CONFIG_PCI_PNP 1
  81. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  82. #define CONFIG_PCI_MEM_BUS 0x40000000
  83. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  84. #define CONFIG_PCI_MEM_SIZE 0x10000000
  85. #define CONFIG_PCI_IO_BUS 0x50000000
  86. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  87. #define CONFIG_PCI_IO_SIZE 0x01000000
  88. #define CONFIG_NET_MULTI 1
  89. /*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  90. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  91. #define CONFIG_NS8382X 1
  92. /*
  93. * Video console
  94. */
  95. # define CONFIG_VIDEO
  96. # define CONFIG_VIDEO_SM501
  97. # define CONFIG_VIDEO_SM501_32BPP
  98. # define CONFIG_CFB_CONSOLE
  99. # define CONFIG_VIDEO_LOGO
  100. # define CONFIG_VGA_AS_SINGLE_DEVICE
  101. # define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
  102. # define CONFIG_VIDEO_SW_CURSOR
  103. # define CONFIG_SPLASH_SCREEN
  104. # define CFG_CONSOLE_IS_IN_ENV
  105. /*
  106. * Partitions
  107. */
  108. #define CONFIG_MAC_PARTITION
  109. #define CONFIG_DOS_PARTITION
  110. #define CONFIG_ISO_PARTITION
  111. /*
  112. * USB
  113. */
  114. #ifdef CONFIG_BC3450_USB
  115. # define CONFIG_USB_OHCI
  116. # define CONFIG_USB_STORAGE
  117. #endif /* CONFIG_BC3450_USB */
  118. /*
  119. * POST support
  120. */
  121. #define CONFIG_POST (CFG_POST_MEMORY | \
  122. CFG_POST_CPU | \
  123. CFG_POST_I2C)
  124. #ifdef CONFIG_POST
  125. /* preserve space for the post_word at end of on-chip SRAM */
  126. # define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  127. #endif /* CONFIG_POST */
  128. /*
  129. * Command line configuration.
  130. */
  131. #include <config_cmd_default.h>
  132. #define CONFIG_CMD_ASKENV
  133. #define CONFIG_CMD_DATE
  134. #define CONFIG_CMD_DHCP
  135. #define CONFIG_CMD_ECHO
  136. #define CONFIG_CMD_EEPROM
  137. #define CONFIG_CMD_I2C
  138. #define CONFIG_CMD_JFFS2
  139. #define CONFIG_CMD_MII
  140. #define CONFIG_CMD_NFS
  141. #define CONFIG_CMD_PING
  142. #define CONFIG_CMD_REGINFO
  143. #define CONFIG_CMD_SNTP
  144. #define CONFIG_CMD_BSP
  145. #ifdef CONFIG_VIDEO
  146. #define CONFIG_CMD_BMP
  147. #endif
  148. #ifdef CONFIG_BC3450_IDE
  149. #define CONFIG_CMD_IDE
  150. #endif
  151. #if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
  152. #ifdef CONFIG_FAT
  153. #define CONFIG_CMD_FAT
  154. #endif
  155. #ifdef CONFIG_EXT2
  156. #define CONFIG_CMD_EXT2
  157. #endif
  158. #endif
  159. #ifdef CONFIG_BC3450_USB
  160. #define CONFIG_CMD_USB
  161. #endif
  162. #ifdef CONFIG_PCI
  163. #define CONFIG_CMD_PCI
  164. #endif
  165. #ifdef CONFIG_POST
  166. #define CONFIG_CMD_DIAG
  167. #endif
  168. #define CONFIG_TIMESTAMP /* display image timestamps */
  169. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  170. # define CFG_LOWBOOT 1
  171. #endif
  172. /*
  173. * Autobooting
  174. */
  175. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  176. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  177. #define CONFIG_PREBOOT "echo;" \
  178. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  179. "echo;"
  180. #undef CONFIG_BOOTARGS
  181. #define CONFIG_EXTRA_ENV_SETTINGS \
  182. "netdev=eth0\0" \
  183. "ipaddr=192.168.1.10\0" \
  184. "serverip=192.168.1.3\0" \
  185. "netmask=255.255.255.0\0" \
  186. "hostname=bc3450\0" \
  187. "rootpath=/opt/eldk/ppc_6xx\0" \
  188. "kernel_addr=fc0a0000\0" \
  189. "ramdisk_addr=fc1c0000\0" \
  190. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  191. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  192. "nfsroot=$(serverip):$(rootpath)\0" \
  193. "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
  194. "addip=setenv bootargs $(bootargs) " \
  195. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  196. ":$(hostname):$(netdev):off panic=1\0" \
  197. "addcons=setenv bootargs $(bootargs) " \
  198. "console=ttyS0,$(baudrate) console=tty0\0" \
  199. "flash_self=run ramargs addip addcons;" \
  200. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  201. "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
  202. "net_nfs=tftp 200000 $(bootfile); " \
  203. "run nfsargs addip addcons; bootm\0" \
  204. "ide_nfs=run nfsargs addip addcons; " \
  205. "disk 200000 0:1; bootm\0" \
  206. "ide_ide=run ideargs addip addcons; " \
  207. "disk 200000 0:1; bootm\0" \
  208. "usb_self=run usbload; run ramargs addip addcons; " \
  209. "bootm 200000 400000\0" \
  210. "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
  211. "usbboot 400000 0:2\0" \
  212. "bootfile=uImage\0" \
  213. "load=tftp 200000 $(u-boot)\0" \
  214. "u-boot=u-boot.bin\0" \
  215. "update=protect off FC000000 FC05FFFF;" \
  216. "erase FC000000 FC05FFFF;" \
  217. "cp.b 200000 FC000000 $(filesize);" \
  218. "protect on FC000000 FC05FFFF\0" \
  219. ""
  220. #define CONFIG_BOOTCOMMAND "run flash_self"
  221. /*
  222. * IPB Bus clocking configuration.
  223. */
  224. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  225. /*
  226. * PCI Bus clocking configuration
  227. *
  228. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  229. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  230. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  231. */
  232. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  233. # define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  234. #endif
  235. /*
  236. * I2C configuration
  237. */
  238. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  239. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  240. /*
  241. * I2C clock frequency
  242. *
  243. * Please notice, that the resulting clock frequency could differ from the
  244. * configured value. This is because the I2C clock is derived from system
  245. * clock over a frequency divider with only a few divider values. U-boot
  246. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  247. * approximation allways lies below the configured value, never above.
  248. */
  249. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  250. #define CFG_I2C_SLAVE 0x7F
  251. /*
  252. * EEPROM configuration for I²C EEPROM M24C32
  253. * M24C64 should work also. For other EEPROMs config should be verified.
  254. *
  255. * The TQM5200 module may hold an EEPROM at address 0x50.
  256. */
  257. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
  258. #define CFG_I2C_EEPROM_ADDR_LEN 2
  259. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  260. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  261. /*
  262. * RTC configuration
  263. */
  264. #if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
  265. # define CONFIG_RTC_M41T11 1
  266. # define CFG_I2C_RTC_ADDR 0x68
  267. #else
  268. # define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
  269. # define CONFIG_BOARD_EARLY_INIT_R
  270. #endif
  271. /*
  272. * Flash configuration
  273. */
  274. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  275. /* use CFI flash driver if no module variant is spezified */
  276. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  277. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  278. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  279. #define CFG_FLASH_EMPTY_INFO
  280. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  281. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  282. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  283. #if !defined(CFG_LOWBOOT)
  284. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  285. #else /* CFG_LOWBOOT */
  286. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  287. #endif /* CFG_LOWBOOT */
  288. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  289. (= chip selects) */
  290. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  291. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  292. /* Dynamic MTD partition support */
  293. #define CONFIG_JFFS2_CMDLINE
  294. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  295. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  296. "1408k(kernel)," \
  297. "2m(initrd)," \
  298. "4m(small-fs)," \
  299. "16m(big-fs)," \
  300. "8m(misc)"
  301. /*
  302. * Environment settings
  303. */
  304. #define CFG_ENV_IS_IN_FLASH 1
  305. #define CFG_ENV_SIZE 0x10000
  306. #define CFG_ENV_SECT_SIZE 0x20000
  307. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  308. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  309. /*
  310. * Memory map
  311. */
  312. #define CFG_MBAR 0xF0000000
  313. #define CFG_SDRAM_BASE 0x00000000
  314. #define CFG_DEFAULT_MBAR 0x80000000
  315. /* Use ON-Chip SRAM until RAM will be available */
  316. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  317. #ifdef CONFIG_POST
  318. /* preserve space for the post_word at end of on-chip SRAM */
  319. # define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  320. #else
  321. # define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  322. #endif /*CONFIG_POST*/
  323. #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  324. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  325. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  326. #define CFG_MONITOR_BASE TEXT_BASE
  327. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  328. # define CFG_RAMBOOT 1
  329. #endif
  330. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  331. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  332. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  333. /*
  334. * Ethernet configuration
  335. *
  336. * Define CONFIG_FEC10MBIT to force FEC at 10MBIT
  337. */
  338. #define CONFIG_MPC5xxx_FEC 1
  339. #undef CONFIG_FEC_10MBIT
  340. #define CONFIG_PHY_ADDR 0x00
  341. /*
  342. * GPIO configuration on BC3450
  343. *
  344. * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
  345. * PSC2: UART2 [0x xxxxxx4x]
  346. * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
  347. * PSC3: USB2 [0x xxxxx1xx]
  348. * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
  349. * (this has to match
  350. * CONFIG_USB_CONFIG which is
  351. * used by usb_ohci.c to set
  352. * the USB ports)
  353. * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
  354. * (this is reset to '5'
  355. * in FEC driver: fec.c)
  356. * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
  357. * ATA/CS: ??? [0x x1xxxxxx]
  358. * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
  359. * CS1: Use Pin gpio_wkup_6 as second
  360. * SDRAM chip select (mem_cs1)
  361. * Timer: CAN2 / SPI
  362. * I2C: CAN1 / I²C2 [0x bxxxxxxx]
  363. */
  364. #ifdef CONFIG_BC3450_AC97
  365. # define CFG_GPS_PORT_CONFIG 0xb1502124
  366. #else /* PSC2=UART2 */
  367. # define CFG_GPS_PORT_CONFIG 0xb1502144
  368. #endif
  369. /*
  370. * Miscellaneous configurable options
  371. */
  372. #define CFG_LONGHELP /* undef to save memory */
  373. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  374. #if defined(CONFIG_CMD_KGDB)
  375. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  376. #else
  377. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  378. #endif
  379. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  380. #define CFG_MAXARGS 16 /* max no of command args */
  381. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg. Buffer Size */
  382. #define CFG_ALT_MEMTEST /* Enable an alternative, */
  383. /* more extensive mem test */
  384. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  385. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  386. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  387. #define CFG_HZ 1000 /* dec freq: 1ms ticks */
  388. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  389. #if defined(CONFIG_CMD_KGDB)
  390. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  391. #endif
  392. /*
  393. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  394. * which is normally part of the default commands (CFV_CMD_DFL)
  395. */
  396. #define CONFIG_LOOPW
  397. /*
  398. * Various low-level settings
  399. */
  400. #if defined(CONFIG_MPC5200)
  401. # define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  402. # define CFG_HID0_FINAL HID0_ICE
  403. #else
  404. # define CFG_HID0_INIT 0
  405. # define CFG_HID0_FINAL 0
  406. #endif
  407. #define CFG_BOOTCS_START CFG_FLASH_BASE
  408. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  409. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  410. # define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  411. #else
  412. # define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  413. #endif
  414. #define CFG_CS0_START CFG_FLASH_BASE
  415. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  416. /* automatic configuration of chip selects */
  417. #ifdef CONFIG_TQM5200
  418. # define CONFIG_LAST_STAGE_INIT
  419. #endif /* CONFIG_TQM5200 */
  420. /*
  421. * SRAM - Do not map below 2 GB in address space, because this area is used
  422. * for SDRAM autosizing.
  423. */
  424. #ifdef CONFIG_TQM5200
  425. # define CFG_CS2_START 0xE5000000
  426. # define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  427. # define CFG_CS2_CFG 0x0004D930
  428. #endif /* CONFIG_TQM5200 */
  429. /*
  430. * Grafic controller - Do not map below 2 GB in address space, because this
  431. * area is used for SDRAM autosizing.
  432. */
  433. #ifdef CONFIG_TQM5200
  434. # define SM501_FB_BASE 0xE0000000
  435. # define CFG_CS1_START (SM501_FB_BASE)
  436. # define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  437. # define CFG_CS1_CFG 0x8F48FF70
  438. # define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  439. #endif /* CONFIG_TQM5200 */
  440. #define CFG_CS_BURST 0x00000000
  441. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
  442. /* flash and SM501 */
  443. #define CFG_RESET_ADDRESS 0xff000000
  444. /*
  445. * USB stuff
  446. */
  447. #define CONFIG_USB_CLOCK 0x0001BBBB
  448. #define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
  449. /*
  450. * IDE/ATA stuff Supports IDE harddisk
  451. */
  452. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  453. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  454. #undef CONFIG_IDE_LED /* LED for ide not supported */
  455. #define CONFIG_IDE_RESET /* reset for ide supported */
  456. #define CONFIG_IDE_PREINIT
  457. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  458. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  459. #define CFG_ATA_IDE0_OFFSET 0x0000
  460. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  461. /* Offset for data I/O */
  462. #define CFG_ATA_DATA_OFFSET (0x0060)
  463. /* Offset for normal register accesses */
  464. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  465. /* Offset for alternate registers */
  466. #define CFG_ATA_ALT_OFFSET (0x005C)
  467. /* Interval between registers */
  468. #define CFG_ATA_STRIDE 4
  469. #endif /* __CONFIG_H */