MPC8536DS.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8536ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include "../board/freescale/common/ics307_clk.h"
  29. #ifdef CONFIG_MK_36BIT
  30. #define CONFIG_PHYS_64BIT 1
  31. #endif
  32. #ifdef CONFIG_MK_NAND
  33. #define CONFIG_NAND_U_BOOT 1
  34. #define CONFIG_RAMBOOT_NAND 1
  35. #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000
  36. #endif
  37. #ifdef CONFIG_MK_SDCARD
  38. #define CONFIG_RAMBOOT_SDCARD 1
  39. #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
  40. #endif
  41. #ifdef CONFIG_MK_SPIFLASH
  42. #define CONFIG_RAMBOOT_SPIFLASH 1
  43. #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
  44. #endif
  45. /* High Level Configuration Options */
  46. #define CONFIG_BOOKE 1 /* BOOKE */
  47. #define CONFIG_E500 1 /* BOOKE e500 family */
  48. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  49. #define CONFIG_MPC8536 1
  50. #define CONFIG_MPC8536DS 1
  51. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  52. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  53. #define CONFIG_PCI1 1 /* Enable PCI controller 1 */
  54. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  55. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  56. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  57. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  58. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  59. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  60. #define CONFIG_SYS_HAS_SERDES /* has SERDES */
  61. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  62. #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
  63. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  64. #define CONFIG_ENV_OVERWRITE
  65. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  66. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  67. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  68. /*
  69. * These can be toggled for performance analysis, otherwise use default.
  70. */
  71. #define CONFIG_L2_CACHE /* toggle L2 cache */
  72. #define CONFIG_BTB /* toggle branch predition */
  73. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  74. #define CONFIG_ENABLE_36BIT_PHYS 1
  75. #ifdef CONFIG_PHYS_64BIT
  76. #define CONFIG_ADDR_MAP 1
  77. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  78. #endif
  79. #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
  80. #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
  81. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  82. /*
  83. * Config the L2 Cache as L2 SRAM
  84. */
  85. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  86. #ifdef CONFIG_PHYS_64BIT
  87. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
  88. #else
  89. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  90. #endif
  91. #define CONFIG_SYS_L2_SIZE (512 << 10)
  92. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  93. /*
  94. * Base addresses -- Note these are effective addresses where the
  95. * actual resources get mapped (not physical addresses)
  96. */
  97. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  98. #ifdef CONFIG_PHYS_64BIT
  99. #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
  100. #else
  101. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
  102. #endif
  103. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  104. #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
  105. #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
  106. #else
  107. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  108. #endif
  109. /* DDR Setup */
  110. #define CONFIG_VERY_BIG_RAM
  111. #define CONFIG_FSL_DDR2
  112. #undef CONFIG_FSL_DDR_INTERACTIVE
  113. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  114. #define CONFIG_DDR_SPD
  115. #undef CONFIG_DDR_DLL
  116. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  117. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  118. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  119. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  120. #define CONFIG_NUM_DDR_CONTROLLERS 1
  121. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  122. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  123. /* I2C addresses of SPD EEPROMs */
  124. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  125. #define CONFIG_SYS_SPD_BUS_NUM 1
  126. /* These are used when DDR doesn't use SPD. */
  127. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  128. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  129. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  130. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  131. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  132. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  133. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  134. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  135. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  136. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  137. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  138. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  139. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  140. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  141. #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
  142. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  143. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  144. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  145. #define CONFIG_SYS_DDR_SBE 0x00010000
  146. /* Make sure required options are set */
  147. #ifndef CONFIG_SPD_EEPROM
  148. #error ("CONFIG_SPD_EEPROM is required")
  149. #endif
  150. #undef CONFIG_CLOCKS_IN_MHZ
  151. /*
  152. * Memory map -- xxx -this is wrong, needs updating
  153. *
  154. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  155. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  156. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  157. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  158. *
  159. * Localbus cacheable (TBD)
  160. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  161. *
  162. * Localbus non-cacheable
  163. * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
  164. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  165. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  166. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  167. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  168. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  169. */
  170. /*
  171. * Local Bus Definitions
  172. */
  173. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  174. #ifdef CONFIG_PHYS_64BIT
  175. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  176. #else
  177. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  178. #endif
  179. #define CONFIG_FLASH_BR_PRELIM \
  180. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
  181. | BR_PS_16 | BR_V)
  182. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  183. #define CONFIG_SYS_BR1_PRELIM \
  184. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  185. | BR_PS_16 | BR_V)
  186. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  187. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
  188. CONFIG_SYS_FLASH_BASE_PHYS }
  189. #define CONFIG_SYS_FLASH_QUIET_TEST
  190. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  191. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  192. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  193. #undef CONFIG_SYS_FLASH_CHECKSUM
  194. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  195. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  196. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  197. #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \
  198. || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
  199. #define CONFIG_SYS_RAMBOOT
  200. #else
  201. #undef CONFIG_SYS_RAMBOOT
  202. #endif
  203. #define CONFIG_FLASH_CFI_DRIVER
  204. #define CONFIG_SYS_FLASH_CFI
  205. #define CONFIG_SYS_FLASH_EMPTY_INFO
  206. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  207. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  208. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  209. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  210. #ifdef CONFIG_PHYS_64BIT
  211. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  212. #else
  213. #define PIXIS_BASE_PHYS PIXIS_BASE
  214. #endif
  215. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  216. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  217. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  218. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  219. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  220. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  221. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  222. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  223. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  224. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  225. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  226. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  227. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  228. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  229. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  230. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  231. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  232. #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
  233. #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
  234. #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
  235. #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
  236. #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
  237. #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
  238. #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
  239. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  240. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  241. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  242. #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
  243. #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
  244. #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
  245. #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
  246. #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
  247. #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
  248. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  249. #define PIXIS_LED 0x25 /* LED Register */
  250. #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
  251. /* old pixis referenced names */
  252. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  253. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  254. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
  255. #define CONFIG_SYS_INIT_RAM_LOCK 1
  256. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  257. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  258. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  259. #define CONFIG_SYS_GBL_DATA_OFFSET \
  260. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  261. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  262. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  263. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  264. #ifndef CONFIG_NAND_SPL
  265. #define CONFIG_SYS_NAND_BASE 0xffa00000
  266. #ifdef CONFIG_PHYS_64BIT
  267. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  268. #else
  269. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  270. #endif
  271. #else
  272. #define CONFIG_SYS_NAND_BASE 0xfff00000
  273. #ifdef CONFIG_PHYS_64BIT
  274. #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
  275. #else
  276. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  277. #endif
  278. #endif
  279. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  280. CONFIG_SYS_NAND_BASE + 0x40000, \
  281. CONFIG_SYS_NAND_BASE + 0x80000, \
  282. CONFIG_SYS_NAND_BASE + 0xC0000}
  283. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  284. #define CONFIG_MTD_NAND_VERIFY_WRITE
  285. #define CONFIG_CMD_NAND 1
  286. #define CONFIG_NAND_FSL_ELBC 1
  287. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  288. /* NAND boot: 4K NAND loader config */
  289. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  290. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  291. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  292. #define CONFIG_SYS_NAND_U_BOOT_START \
  293. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  294. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  295. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  296. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  297. /* NAND flash config */
  298. #define CONFIG_NAND_BR_PRELIM \
  299. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  300. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  301. | BR_PS_8 /* Port Size = 8 bit */ \
  302. | BR_MS_FCM /* MSEL = FCM */ \
  303. | BR_V) /* valid */
  304. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  305. | OR_FCM_PGS /* Large Page*/ \
  306. | OR_FCM_CSCT \
  307. | OR_FCM_CST \
  308. | OR_FCM_CHT \
  309. | OR_FCM_SCY_1 \
  310. | OR_FCM_TRLX \
  311. | OR_FCM_EHTR)
  312. #ifdef CONFIG_RAMBOOT_NAND
  313. #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  314. #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  315. #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  316. #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  317. #else
  318. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  319. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  320. #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  321. #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  322. #endif
  323. #define CONFIG_SYS_BR4_PRELIM \
  324. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
  325. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  326. | BR_PS_8 /* Port Size = 8 bit */ \
  327. | BR_MS_FCM /* MSEL = FCM */ \
  328. | BR_V) /* valid */
  329. #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  330. #define CONFIG_SYS_BR5_PRELIM \
  331. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
  332. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  333. | BR_PS_8 /* Port Size = 8 bit */ \
  334. | BR_MS_FCM /* MSEL = FCM */ \
  335. | BR_V) /* valid */
  336. #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  337. #define CONFIG_SYS_BR6_PRELIM \
  338. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
  339. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  340. | BR_PS_8 /* Port Size = 8 bit */ \
  341. | BR_MS_FCM /* MSEL = FCM */ \
  342. | BR_V) /* valid */
  343. #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  344. /* Serial Port - controlled on board with jumper J8
  345. * open - index 2
  346. * shorted - index 1
  347. */
  348. #define CONFIG_CONS_INDEX 1
  349. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  350. #define CONFIG_SYS_NS16550
  351. #define CONFIG_SYS_NS16550_SERIAL
  352. #define CONFIG_SYS_NS16550_REG_SIZE 1
  353. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  354. #ifdef CONFIG_NAND_SPL
  355. #define CONFIG_NS16550_MIN_FUNCTIONS
  356. #endif
  357. #define CONFIG_SYS_BAUDRATE_TABLE \
  358. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  359. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  360. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  361. /* Use the HUSH parser */
  362. #define CONFIG_SYS_HUSH_PARSER
  363. #ifdef CONFIG_SYS_HUSH_PARSER
  364. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  365. #endif
  366. /*
  367. * Pass open firmware flat tree
  368. */
  369. #define CONFIG_OF_LIBFDT 1
  370. #define CONFIG_OF_BOARD_SETUP 1
  371. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  372. /*
  373. * I2C
  374. */
  375. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  376. #define CONFIG_HARD_I2C /* I2C with hardware support */
  377. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  378. #define CONFIG_I2C_MULTI_BUS
  379. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  380. #define CONFIG_SYS_I2C_SLAVE 0x7F
  381. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
  382. #define CONFIG_SYS_I2C_OFFSET 0x3000
  383. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  384. /*
  385. * I2C2 EEPROM
  386. */
  387. #define CONFIG_ID_EEPROM
  388. #ifdef CONFIG_ID_EEPROM
  389. #define CONFIG_SYS_I2C_EEPROM_NXID
  390. #endif
  391. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  392. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  393. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  394. /*
  395. * General PCI
  396. * Memory space is mapped 1-1, but I/O space must start from 0.
  397. */
  398. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  399. #ifdef CONFIG_PHYS_64BIT
  400. #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
  401. #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
  402. #else
  403. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  404. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  405. #endif
  406. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  407. #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
  408. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  409. #ifdef CONFIG_PHYS_64BIT
  410. #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
  411. #else
  412. #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
  413. #endif
  414. #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
  415. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  416. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
  417. #ifdef CONFIG_PHYS_64BIT
  418. #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
  419. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
  420. #else
  421. #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
  422. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
  423. #endif
  424. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
  425. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
  426. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  427. #ifdef CONFIG_PHYS_64BIT
  428. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
  429. #else
  430. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
  431. #endif
  432. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  433. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  434. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
  435. #ifdef CONFIG_PHYS_64BIT
  436. #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
  437. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
  438. #else
  439. #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
  440. #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
  441. #endif
  442. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
  443. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
  444. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  445. #ifdef CONFIG_PHYS_64BIT
  446. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
  447. #else
  448. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
  449. #endif
  450. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  451. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  452. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  453. #ifdef CONFIG_PHYS_64BIT
  454. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  455. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  456. #else
  457. #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
  458. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
  459. #endif
  460. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  461. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
  462. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  463. #ifdef CONFIG_PHYS_64BIT
  464. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
  465. #else
  466. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
  467. #endif
  468. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  469. #if defined(CONFIG_PCI)
  470. #define CONFIG_NET_MULTI
  471. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  472. /*PCIE video card used*/
  473. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
  474. /*PCI video card used*/
  475. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
  476. /* video */
  477. #define CONFIG_VIDEO
  478. #if defined(CONFIG_VIDEO)
  479. #define CONFIG_BIOSEMU
  480. #define CONFIG_CFB_CONSOLE
  481. #define CONFIG_VIDEO_SW_CURSOR
  482. #define CONFIG_VGA_AS_SINGLE_DEVICE
  483. #define CONFIG_ATI_RADEON_FB
  484. #define CONFIG_VIDEO_LOGO
  485. /*#define CONFIG_CONSOLE_CURSOR*/
  486. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
  487. #endif
  488. #undef CONFIG_EEPRO100
  489. #undef CONFIG_TULIP
  490. #undef CONFIG_RTL8139
  491. #ifndef CONFIG_PCI_PNP
  492. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
  493. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
  494. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  495. #endif
  496. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  497. #endif /* CONFIG_PCI */
  498. /* SATA */
  499. #define CONFIG_LIBATA
  500. #define CONFIG_FSL_SATA
  501. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  502. #define CONFIG_SATA1
  503. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  504. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  505. #define CONFIG_SATA2
  506. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  507. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  508. #ifdef CONFIG_FSL_SATA
  509. #define CONFIG_LBA48
  510. #define CONFIG_CMD_SATA
  511. #define CONFIG_DOS_PARTITION
  512. #define CONFIG_CMD_EXT2
  513. #endif
  514. #if defined(CONFIG_TSEC_ENET)
  515. #ifndef CONFIG_NET_MULTI
  516. #define CONFIG_NET_MULTI 1
  517. #endif
  518. #define CONFIG_MII 1 /* MII PHY management */
  519. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  520. #define CONFIG_TSEC1 1
  521. #define CONFIG_TSEC1_NAME "eTSEC1"
  522. #define CONFIG_TSEC3 1
  523. #define CONFIG_TSEC3_NAME "eTSEC3"
  524. #define CONFIG_FSL_SGMII_RISER 1
  525. #define SGMII_RISER_PHY_OFFSET 0x1c
  526. #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
  527. #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
  528. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  529. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  530. #define TSEC1_PHYIDX 0
  531. #define TSEC3_PHYIDX 0
  532. #define CONFIG_ETHPRIME "eTSEC1"
  533. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  534. #endif /* CONFIG_TSEC_ENET */
  535. /*
  536. * Environment
  537. */
  538. #if defined(CONFIG_SYS_RAMBOOT)
  539. #if defined(CONFIG_RAMBOOT_NAND)
  540. #define CONFIG_ENV_IS_IN_NAND 1
  541. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  542. #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  543. #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
  544. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  545. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  546. #define CONFIG_ENV_SIZE 0x2000
  547. #endif
  548. #else
  549. #define CONFIG_ENV_IS_IN_FLASH 1
  550. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  551. #define CONFIG_ENV_ADDR 0xfff80000
  552. #else
  553. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  554. #endif
  555. #define CONFIG_ENV_SIZE 0x2000
  556. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  557. #endif
  558. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  559. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  560. /*
  561. * Command line configuration.
  562. */
  563. #include <config_cmd_default.h>
  564. #define CONFIG_CMD_IRQ
  565. #define CONFIG_CMD_PING
  566. #define CONFIG_CMD_I2C
  567. #define CONFIG_CMD_MII
  568. #define CONFIG_CMD_ELF
  569. #define CONFIG_CMD_IRQ
  570. #define CONFIG_CMD_SETEXPR
  571. #define CONFIG_CMD_REGINFO
  572. #if defined(CONFIG_PCI)
  573. #define CONFIG_CMD_PCI
  574. #define CONFIG_CMD_NET
  575. #endif
  576. #undef CONFIG_WATCHDOG /* watchdog disabled */
  577. #define CONFIG_MMC 1
  578. #ifdef CONFIG_MMC
  579. #define CONFIG_FSL_ESDHC
  580. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  581. #define CONFIG_CMD_MMC
  582. #define CONFIG_GENERIC_MMC
  583. #define CONFIG_CMD_EXT2
  584. #define CONFIG_CMD_FAT
  585. #define CONFIG_DOS_PARTITION
  586. #endif
  587. /*
  588. * Miscellaneous configurable options
  589. */
  590. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  591. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  592. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  593. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  594. #if defined(CONFIG_CMD_KGDB)
  595. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  596. #else
  597. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  598. #endif
  599. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  600. + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  601. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  602. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  603. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  604. /*
  605. * For booting Linux, the board info and command line data
  606. * have to be in the first 16 MB of memory, since this is
  607. * the maximum mapped by the Linux kernel during initialization.
  608. */
  609. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
  610. /*
  611. * Internal Definitions
  612. *
  613. * Boot Flags
  614. */
  615. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  616. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  617. #if defined(CONFIG_CMD_KGDB)
  618. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  619. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  620. #endif
  621. /*
  622. * Environment Configuration
  623. */
  624. /* The mac addresses for all ethernet interface */
  625. #if defined(CONFIG_TSEC_ENET)
  626. #define CONFIG_HAS_ETH0
  627. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  628. #define CONFIG_HAS_ETH1
  629. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  630. #define CONFIG_HAS_ETH2
  631. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  632. #define CONFIG_HAS_ETH3
  633. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  634. #endif
  635. #define CONFIG_IPADDR 192.168.1.254
  636. #define CONFIG_HOSTNAME unknown
  637. #define CONFIG_ROOTPATH /opt/nfsroot
  638. #define CONFIG_BOOTFILE uImage
  639. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  640. #define CONFIG_SERVERIP 192.168.1.1
  641. #define CONFIG_GATEWAYIP 192.168.1.1
  642. #define CONFIG_NETMASK 255.255.255.0
  643. /* default location for tftp and bootm */
  644. #define CONFIG_LOADADDR 1000000
  645. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  646. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  647. #define CONFIG_BAUDRATE 115200
  648. #define CONFIG_EXTRA_ENV_SETTINGS \
  649. "netdev=eth0\0" \
  650. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  651. "tftpflash=tftpboot $loadaddr $uboot; " \
  652. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  653. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  654. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  655. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  656. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  657. "consoledev=ttyS0\0" \
  658. "ramdiskaddr=2000000\0" \
  659. "ramdiskfile=8536ds/ramdisk.uboot\0" \
  660. "fdtaddr=c00000\0" \
  661. "fdtfile=8536ds/mpc8536ds.dtb\0" \
  662. "bdev=sda3\0" \
  663. "usb_phy_type=ulpi\0"
  664. #define CONFIG_HDBOOT \
  665. "setenv bootargs root=/dev/$bdev rw " \
  666. "console=$consoledev,$baudrate $othbootargs;" \
  667. "tftp $loadaddr $bootfile;" \
  668. "tftp $fdtaddr $fdtfile;" \
  669. "bootm $loadaddr - $fdtaddr"
  670. #define CONFIG_NFSBOOTCOMMAND \
  671. "setenv bootargs root=/dev/nfs rw " \
  672. "nfsroot=$serverip:$rootpath " \
  673. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  674. "console=$consoledev,$baudrate $othbootargs;" \
  675. "tftp $loadaddr $bootfile;" \
  676. "tftp $fdtaddr $fdtfile;" \
  677. "bootm $loadaddr - $fdtaddr"
  678. #define CONFIG_RAMBOOTCOMMAND \
  679. "setenv bootargs root=/dev/ram rw " \
  680. "console=$consoledev,$baudrate $othbootargs;" \
  681. "tftp $ramdiskaddr $ramdiskfile;" \
  682. "tftp $loadaddr $bootfile;" \
  683. "tftp $fdtaddr $fdtfile;" \
  684. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  685. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  686. #endif /* __CONFIG_H */