cpu_init.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_law.h>
  36. #include <asm/fsl_serdes.h>
  37. #include "mp.h"
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #ifdef CONFIG_QE
  40. extern qe_iop_conf_t qe_iop_conf_tab[];
  41. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  42. int open_drain, int assign);
  43. extern void qe_init(uint qe_base);
  44. extern void qe_reset(void);
  45. static void config_qe_ioports(void)
  46. {
  47. u8 port, pin;
  48. int dir, open_drain, assign;
  49. int i;
  50. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  51. port = qe_iop_conf_tab[i].port;
  52. pin = qe_iop_conf_tab[i].pin;
  53. dir = qe_iop_conf_tab[i].dir;
  54. open_drain = qe_iop_conf_tab[i].open_drain;
  55. assign = qe_iop_conf_tab[i].assign;
  56. qe_config_iopin(port, pin, dir, open_drain, assign);
  57. }
  58. }
  59. #endif
  60. #ifdef CONFIG_CPM2
  61. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  62. {
  63. int portnum;
  64. for (portnum = 0; portnum < 4; portnum++) {
  65. uint pmsk = 0,
  66. ppar = 0,
  67. psor = 0,
  68. pdir = 0,
  69. podr = 0,
  70. pdat = 0;
  71. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  72. iop_conf_t *eiopc = iopc + 32;
  73. uint msk = 1;
  74. /*
  75. * NOTE:
  76. * index 0 refers to pin 31,
  77. * index 31 refers to pin 0
  78. */
  79. while (iopc < eiopc) {
  80. if (iopc->conf) {
  81. pmsk |= msk;
  82. if (iopc->ppar)
  83. ppar |= msk;
  84. if (iopc->psor)
  85. psor |= msk;
  86. if (iopc->pdir)
  87. pdir |= msk;
  88. if (iopc->podr)
  89. podr |= msk;
  90. if (iopc->pdat)
  91. pdat |= msk;
  92. }
  93. msk <<= 1;
  94. iopc++;
  95. }
  96. if (pmsk != 0) {
  97. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  98. uint tpmsk = ~pmsk;
  99. /*
  100. * the (somewhat confused) paragraph at the
  101. * bottom of page 35-5 warns that there might
  102. * be "unknown behaviour" when programming
  103. * PSORx and PDIRx, if PPARx = 1, so I
  104. * decided this meant I had to disable the
  105. * dedicated function first, and enable it
  106. * last.
  107. */
  108. iop->ppar &= tpmsk;
  109. iop->psor = (iop->psor & tpmsk) | psor;
  110. iop->podr = (iop->podr & tpmsk) | podr;
  111. iop->pdat = (iop->pdat & tpmsk) | pdat;
  112. iop->pdir = (iop->pdir & tpmsk) | pdir;
  113. iop->ppar |= ppar;
  114. }
  115. }
  116. }
  117. #endif
  118. /*
  119. * Breathe some life into the CPU...
  120. *
  121. * Set up the memory map
  122. * initialize a bunch of registers
  123. */
  124. #ifdef CONFIG_FSL_CORENET
  125. static void corenet_tb_init(void)
  126. {
  127. volatile ccsr_rcpm_t *rcpm =
  128. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  129. volatile ccsr_pic_t *pic =
  130. (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  131. u32 whoami = in_be32(&pic->whoami);
  132. /* Enable the timebase register for this core */
  133. out_be32(&rcpm->ctbenrl, (1 << whoami));
  134. }
  135. #endif
  136. void cpu_init_f (void)
  137. {
  138. extern void m8560_cpm_reset (void);
  139. #ifdef CONFIG_MPC8548
  140. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  141. uint svr = get_svr();
  142. /*
  143. * CPU2 errata workaround: A core hang possible while executing
  144. * a msync instruction and a snoopable transaction from an I/O
  145. * master tagged to make quick forward progress is present.
  146. * Fixed in silicon rev 2.1.
  147. */
  148. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  149. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  150. #endif
  151. disable_tlb(14);
  152. disable_tlb(15);
  153. #ifdef CONFIG_CPM2
  154. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  155. #endif
  156. init_early_memctl_regs();
  157. #if defined(CONFIG_CPM2)
  158. m8560_cpm_reset();
  159. #endif
  160. #ifdef CONFIG_QE
  161. /* Config QE ioports */
  162. config_qe_ioports();
  163. #endif
  164. #if defined(CONFIG_FSL_DMA)
  165. dma_init();
  166. #endif
  167. #ifdef CONFIG_FSL_CORENET
  168. corenet_tb_init();
  169. #endif
  170. init_used_tlb_cams();
  171. }
  172. /*
  173. * Initialize L2 as cache.
  174. *
  175. * The newer 8548, etc, parts have twice as much cache, but
  176. * use the same bit-encoding as the older 8555, etc, parts.
  177. *
  178. */
  179. int cpu_init_r(void)
  180. {
  181. #ifdef CONFIG_SYS_LBC_LCRR
  182. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  183. #endif
  184. puts ("L2: ");
  185. #if defined(CONFIG_L2_CACHE)
  186. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  187. volatile uint cache_ctl;
  188. uint svr, ver;
  189. uint l2srbar;
  190. u32 l2siz_field;
  191. svr = get_svr();
  192. ver = SVR_SOC_VER(svr);
  193. asm("msync;isync");
  194. cache_ctl = l2cache->l2ctl;
  195. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  196. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  197. /* Clear L2 SRAM memory-mapped base address */
  198. out_be32(&l2cache->l2srbar0, 0x0);
  199. out_be32(&l2cache->l2srbar1, 0x0);
  200. /* set MBECCDIS=0, SBECCDIS=0 */
  201. clrbits_be32(&l2cache->l2errdis,
  202. (MPC85xx_L2ERRDIS_MBECC |
  203. MPC85xx_L2ERRDIS_SBECC));
  204. /* set L2E=0, L2SRAM=0 */
  205. clrbits_be32(&l2cache->l2ctl,
  206. (MPC85xx_L2CTL_L2E |
  207. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  208. }
  209. #endif
  210. l2siz_field = (cache_ctl >> 28) & 0x3;
  211. switch (l2siz_field) {
  212. case 0x0:
  213. printf(" unknown size (0x%08x)\n", cache_ctl);
  214. return -1;
  215. break;
  216. case 0x1:
  217. if (ver == SVR_8540 || ver == SVR_8560 ||
  218. ver == SVR_8541 || ver == SVR_8541_E ||
  219. ver == SVR_8555 || ver == SVR_8555_E) {
  220. puts("128 KB ");
  221. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  222. cache_ctl = 0xc4000000;
  223. } else {
  224. puts("256 KB ");
  225. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  226. }
  227. break;
  228. case 0x2:
  229. if (ver == SVR_8540 || ver == SVR_8560 ||
  230. ver == SVR_8541 || ver == SVR_8541_E ||
  231. ver == SVR_8555 || ver == SVR_8555_E) {
  232. puts("256 KB ");
  233. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  234. cache_ctl = 0xc8000000;
  235. } else {
  236. puts ("512 KB ");
  237. /* set L2E=1, L2I=1, & L2SRAM=0 */
  238. cache_ctl = 0xc0000000;
  239. }
  240. break;
  241. case 0x3:
  242. puts("1024 KB ");
  243. /* set L2E=1, L2I=1, & L2SRAM=0 */
  244. cache_ctl = 0xc0000000;
  245. break;
  246. }
  247. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  248. puts("already enabled");
  249. l2srbar = l2cache->l2srbar0;
  250. #ifdef CONFIG_SYS_INIT_L2_ADDR
  251. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  252. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  253. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  254. l2cache->l2srbar0 = l2srbar;
  255. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  256. }
  257. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  258. puts("\n");
  259. } else {
  260. asm("msync;isync");
  261. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  262. asm("msync;isync");
  263. puts("enabled\n");
  264. }
  265. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  266. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  267. /* invalidate the L2 cache */
  268. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  269. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  270. ;
  271. #ifdef CONFIG_SYS_CACHE_STASHING
  272. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  273. mtspr(SPRN_L2CSR1, (32 + 1));
  274. #endif
  275. /* enable the cache */
  276. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  277. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  278. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  279. ;
  280. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  281. }
  282. #else
  283. puts("disabled\n");
  284. #endif
  285. #ifdef CONFIG_QE
  286. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  287. qe_init(qe_base);
  288. qe_reset();
  289. #endif
  290. #if defined(CONFIG_SYS_HAS_SERDES)
  291. /* needs to be in ram since code uses global static vars */
  292. fsl_serdes_init();
  293. #endif
  294. #if defined(CONFIG_MP)
  295. setup_mp();
  296. #endif
  297. #ifdef CONFIG_SYS_LBC_LCRR
  298. /*
  299. * Modify the CLKDIV field of LCRR register to improve the writing
  300. * speed for NOR flash.
  301. */
  302. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  303. __raw_readl(&lbc->lcrr);
  304. isync();
  305. #endif
  306. return 0;
  307. }
  308. extern void setup_ivors(void);
  309. void arch_preboot_os(void)
  310. {
  311. u32 msr;
  312. /*
  313. * We are changing interrupt offsets and are about to boot the OS so
  314. * we need to make sure we disable all async interrupts. EE is already
  315. * disabled by the time we get called.
  316. */
  317. msr = mfmsr();
  318. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  319. mtmsr(msr);
  320. setup_ivors();
  321. }
  322. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  323. int sata_initialize(void)
  324. {
  325. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  326. return __sata_initialize();
  327. return 1;
  328. }
  329. #endif