pmdra.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright (C) 2008 Prodrive BV <pv@prodrive.nl>
  3. *
  4. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  5. *
  6. * Parts are shamelessly stolen from various TI sources, original copyright
  7. * follows:
  8. * ---------------------------------------------------------------------------
  9. *
  10. * Copyright (C) 2004 Texas Instruments.
  11. *
  12. * ---------------------------------------------------------------------------
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. * ---------------------------------------------------------------------------
  27. */
  28. #include <common.h>
  29. #include <i2c.h>
  30. #include <asm/arch/hardware.h>
  31. #include <asm/arch/emac_defs.h>
  32. #define MACH_TYPE_DAVINCI_EVM 901
  33. DECLARE_GLOBAL_DATA_PTR;
  34. extern void timer_init(void);
  35. extern int eth_hw_init(void);
  36. extern phy_t phy;
  37. /* Works on Always On power domain only (no PD argument) */
  38. void lpsc_on(unsigned int id)
  39. {
  40. dv_reg_p mdstat, mdctl;
  41. if (id >= DAVINCI_LPSC_GEM)
  42. return; /* Don't work on DSP Power Domain */
  43. mdstat = REG_P(PSC_MDSTAT_BASE + (id * 4));
  44. mdctl = REG_P(PSC_MDCTL_BASE + (id * 4));
  45. while (REG(PSC_PTSTAT) & 0x01) {; }
  46. if ((*mdstat & 0x1f) == 0x03)
  47. return; /* Already on and enabled */
  48. *mdctl |= 0x03;
  49. /* Special treatment for some modules as for sprue14 p.7.4.2 */
  50. if ((id == DAVINCI_LPSC_VPSSSLV) ||
  51. (id == DAVINCI_LPSC_EMAC) ||
  52. (id == DAVINCI_LPSC_EMAC_WRAPPER) ||
  53. (id == DAVINCI_LPSC_MDIO) ||
  54. (id == DAVINCI_LPSC_USB) ||
  55. (id == DAVINCI_LPSC_ATA) ||
  56. (id == DAVINCI_LPSC_VLYNQ) ||
  57. (id == DAVINCI_LPSC_UHPI) ||
  58. (id == DAVINCI_LPSC_DDR_EMIF) ||
  59. (id == DAVINCI_LPSC_AEMIF) ||
  60. (id == DAVINCI_LPSC_MMC_SD) ||
  61. (id == DAVINCI_LPSC_MEMSTICK) ||
  62. (id == DAVINCI_LPSC_McBSP) ||
  63. (id == DAVINCI_LPSC_GPIO))
  64. *mdctl |= 0x200;
  65. REG(PSC_PTCMD) = 0x01;
  66. while (REG(PSC_PTSTAT) & 0x03) {; }
  67. while ((*mdstat & 0x1f) != 0x03) {; } /* Probably an overkill... */
  68. }
  69. void dsp_on(void)
  70. {
  71. int i;
  72. if (REG(PSC_PDSTAT1) & 0x1f)
  73. return; /* Already on */
  74. REG(PSC_GBLCTL) |= 0x01;
  75. REG(PSC_PDCTL1) |= 0x01;
  76. REG(PSC_PDCTL1) &= ~0x100;
  77. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) |= 0x03;
  78. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) &= 0xfffffeff;
  79. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) |= 0x03;
  80. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) &= 0xfffffeff;
  81. REG(PSC_PTCMD) = 0x02;
  82. for (i = 0; i < 100; i++) {
  83. if (REG(PSC_EPCPR) & 0x02)
  84. break;
  85. }
  86. REG(PSC_CHP_SHRTSW) = 0x01;
  87. REG(PSC_PDCTL1) |= 0x100;
  88. REG(PSC_EPCCR) = 0x02;
  89. for (i = 0; i < 100; i++) {
  90. if (!(REG(PSC_PTSTAT) & 0x02))
  91. break;
  92. }
  93. REG(PSC_GBLCTL) &= ~0x1f;
  94. }
  95. int board_init(void)
  96. {
  97. /* arch number of the board */
  98. gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_EVM;
  99. /* address of boot parameters */
  100. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  101. /* Workaround for TMS320DM6446 errata 1.3.22 */
  102. REG(PSC_SILVER_BULLET) = 0;
  103. /* Power on required peripherals */
  104. lpsc_on(DAVINCI_LPSC_EMAC);
  105. lpsc_on(DAVINCI_LPSC_EMAC_WRAPPER);
  106. lpsc_on(DAVINCI_LPSC_MDIO);
  107. lpsc_on(DAVINCI_LPSC_I2C);
  108. lpsc_on(DAVINCI_LPSC_UART0);
  109. lpsc_on(DAVINCI_LPSC_UART2);
  110. lpsc_on(DAVINCI_LPSC_TIMER1);
  111. lpsc_on(DAVINCI_LPSC_GPIO);
  112. /* Powerup the DSP */
  113. dsp_on();
  114. /* Bringup UART0 and 2 out of reset */
  115. REG(UART0_PWREMU_MGMT) = 0x00006001;
  116. REG(UART2_PWREMU_MGMT) = 0x00006001;
  117. /* Enable GIO3.3V cells used for EMAC */
  118. REG(VDD3P3V_PWDN) = 0;
  119. /* Enable UART0 and 2 MUX lines */
  120. REG(PINMUX1) |= 1;
  121. REG(PINMUX1) |= 4;
  122. /* Enable EMAC and AEMIF pins */
  123. REG(PINMUX0) = 0x80000c1f;
  124. /* Enable I2C pin Mux */
  125. REG(PINMUX1) |= (1 << 7);
  126. /* Set the Bus Priority Register to appropriate value */
  127. REG(VBPR) = 0x20;
  128. timer_init();
  129. return(0);
  130. }
  131. int misc_init_r(void)
  132. {
  133. int clk = 0;
  134. clk = ((REG(PLL2_PLLM) + 1) * 27) / ((REG(PLL2_DIV2) & 0x1f) + 1);
  135. printf("ARM Clock : %dMHz\n", ((REG(PLL1_PLLM) + 1) * 27)/2);
  136. printf("DDR Clock : %dMHz\n", (clk / 2));
  137. if (!eth_hw_init())
  138. printf("ethernet init failed!\n");
  139. else
  140. printf("ETH PHY : %s\n", phy.name);
  141. return(0);
  142. }
  143. int dram_init(void)
  144. {
  145. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  146. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  147. return(0);
  148. }