corenet_ds.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. #ifdef CONFIG_RAMBOOT_PBL
  29. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  31. #endif
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE
  34. #define CONFIG_E500 /* BOOKE e500 family */
  35. #define CONFIG_E500MC /* BOOKE e500mc family */
  36. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  37. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  38. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  39. #define CONFIG_MP /* support multiple processors */
  40. #ifndef CONFIG_SYS_TEXT_BASE
  41. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  42. #endif
  43. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  44. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  45. #endif
  46. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  47. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  48. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  49. #define CONFIG_PCI /* Enable PCI/PCIE */
  50. #define CONFIG_PCIE1 /* PCIE controler 1 */
  51. #define CONFIG_PCIE2 /* PCIE controler 2 */
  52. #define CONFIG_PCIE3 /* PCIE controler 3 */
  53. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  54. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  55. #define CONFIG_SYS_SRIO
  56. #define CONFIG_SRIO1 /* SRIO port 1 */
  57. #define CONFIG_SRIO2 /* SRIO port 2 */
  58. #define CONFIG_FSL_LAW /* Use common FSL init code */
  59. #define CONFIG_ENV_OVERWRITE
  60. #if defined(CONFIG_RAMBOOT_PBL)
  61. #define CONFIG_SYS_NO_FLASH /* Store ENV in memory only */
  62. #endif
  63. #ifdef CONFIG_SYS_NO_FLASH
  64. #define CONFIG_ENV_IS_NOWHERE
  65. #else
  66. #define CONFIG_ENV_IS_IN_FLASH
  67. #define CONFIG_FLASH_CFI_DRIVER
  68. #define CONFIG_SYS_FLASH_CFI
  69. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  70. #endif
  71. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  72. /*
  73. * These can be toggled for performance analysis, otherwise use default.
  74. */
  75. #define CONFIG_SYS_CACHE_STASHING
  76. #define CONFIG_BACKSIDE_L2_CACHE
  77. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  78. #define CONFIG_BTB /* toggle branch predition */
  79. #define CONFIG_DDR_ECC
  80. #ifdef CONFIG_DDR_ECC
  81. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  82. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  83. #endif
  84. #define CONFIG_ENABLE_36BIT_PHYS
  85. #ifdef CONFIG_PHYS_64BIT
  86. #define CONFIG_ADDR_MAP
  87. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  88. #endif
  89. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  90. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  91. #define CONFIG_SYS_MEMTEST_END 0x00400000
  92. #define CONFIG_SYS_ALT_MEMTEST
  93. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  94. /*
  95. * Config the L3 Cache as L3 SRAM
  96. */
  97. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  98. #ifdef CONFIG_PHYS_64BIT
  99. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
  100. #else
  101. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  102. #endif
  103. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  104. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  105. /*
  106. * Base addresses -- Note these are effective addresses where the
  107. * actual resources get mapped (not physical addresses)
  108. */
  109. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */
  110. #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */
  111. #ifdef CONFIG_PHYS_64BIT
  112. #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */
  113. #else
  114. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  115. #endif
  116. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  117. #ifdef CONFIG_PHYS_64BIT
  118. #define CONFIG_SYS_DCSRBAR 0xf0000000
  119. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  120. #endif
  121. /* EEPROM */
  122. #define CONFIG_ID_EEPROM
  123. #define CONFIG_SYS_I2C_EEPROM_NXID
  124. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  125. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  126. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  127. /*
  128. * DDR Setup
  129. */
  130. #define CONFIG_VERY_BIG_RAM
  131. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  132. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  133. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  134. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  135. #define CONFIG_DDR_SPD
  136. #define CONFIG_FSL_DDR3
  137. #define CONFIG_SYS_SPD_BUS_NUM 1
  138. #define SPD_EEPROM_ADDRESS1 0x51
  139. #define SPD_EEPROM_ADDRESS2 0x52
  140. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  141. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  142. /*
  143. * Local Bus Definitions
  144. */
  145. /* Set the local bus clock 1/8 of platform clock */
  146. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  147. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  148. #ifdef CONFIG_PHYS_64BIT
  149. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  150. #else
  151. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  152. #endif
  153. #define CONFIG_SYS_BR0_PRELIM \
  154. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  155. BR_PS_16 | BR_V)
  156. #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  157. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  158. #define CONFIG_SYS_BR1_PRELIM \
  159. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  160. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  161. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  162. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  163. #ifdef CONFIG_PHYS_64BIT
  164. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  165. #else
  166. #define PIXIS_BASE_PHYS PIXIS_BASE
  167. #endif
  168. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  169. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  170. #define PIXIS_LBMAP_SWITCH 7
  171. #define PIXIS_LBMAP_MASK 0xf0
  172. #define PIXIS_LBMAP_SHIFT 4
  173. #define PIXIS_LBMAP_ALTBANK 0x40
  174. #define CONFIG_SYS_FLASH_QUIET_TEST
  175. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  176. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  177. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  178. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  179. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  180. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  181. #if defined(CONFIG_RAMBOOT_PBL)
  182. #define CONFIG_SYS_RAMBOOT
  183. #endif
  184. /* Nand Flash */
  185. #if defined(CONFIG_P3041DS) || defined(CONFIG_P5020DS)
  186. #define CONFIG_NAND_FSL_ELBC
  187. #ifdef CONFIG_NAND_FSL_ELBC
  188. #define CONFIG_SYS_NAND_BASE 0xffa00000
  189. #ifdef CONFIG_PHYS_64BIT
  190. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  191. #else
  192. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  193. #endif
  194. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  195. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  196. #define CONFIG_MTD_NAND_VERIFY_WRITE
  197. #define CONFIG_CMD_NAND
  198. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  199. /* NAND flash config */
  200. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  201. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  202. | BR_PS_8 /* Port Size = 8 bit */ \
  203. | BR_MS_FCM /* MSEL = FCM */ \
  204. | BR_V) /* valid */
  205. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  206. | OR_FCM_PGS /* Large Page*/ \
  207. | OR_FCM_CSCT \
  208. | OR_FCM_CST \
  209. | OR_FCM_CHT \
  210. | OR_FCM_SCY_1 \
  211. | OR_FCM_TRLX \
  212. | OR_FCM_EHTR)
  213. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  214. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  215. #endif /* CONFIG_NAND_FSL_ELBC */
  216. #endif
  217. #define CONFIG_SYS_FLASH_EMPTY_INFO
  218. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  219. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  220. #define CONFIG_BOARD_EARLY_INIT_F
  221. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  222. #define CONFIG_MISC_INIT_R
  223. #define CONFIG_HWCONFIG
  224. /* define to use L1 as initial stack */
  225. #define CONFIG_L1_INIT_RAM
  226. #define CONFIG_SYS_INIT_RAM_LOCK
  227. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  228. #ifdef CONFIG_PHYS_64BIT
  229. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  230. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  231. /* The assembler doesn't like typecast */
  232. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  233. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  234. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  235. #else
  236. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  237. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  238. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  239. #endif
  240. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  241. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  242. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  243. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  244. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  245. /* Serial Port - controlled on board with jumper J8
  246. * open - index 2
  247. * shorted - index 1
  248. */
  249. #define CONFIG_CONS_INDEX 1
  250. #define CONFIG_SYS_NS16550
  251. #define CONFIG_SYS_NS16550_SERIAL
  252. #define CONFIG_SYS_NS16550_REG_SIZE 1
  253. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  254. #define CONFIG_SYS_BAUDRATE_TABLE \
  255. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  256. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  257. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  258. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  259. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  260. /* Use the HUSH parser */
  261. #define CONFIG_SYS_HUSH_PARSER
  262. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  263. /* pass open firmware flat tree */
  264. #define CONFIG_OF_LIBFDT
  265. #define CONFIG_OF_BOARD_SETUP
  266. #define CONFIG_OF_STDOUT_VIA_ALIAS
  267. /* new uImage format support */
  268. #define CONFIG_FIT
  269. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  270. /* I2C */
  271. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  272. #define CONFIG_HARD_I2C /* I2C with hardware support */
  273. #define CONFIG_I2C_MULTI_BUS
  274. #define CONFIG_I2C_CMD_TREE
  275. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  276. #define CONFIG_SYS_I2C_SLAVE 0x7F
  277. #define CONFIG_SYS_I2C_OFFSET 0x118000
  278. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  279. /*
  280. * RapidIO
  281. */
  282. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  283. #ifdef CONFIG_PHYS_64BIT
  284. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  285. #else
  286. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  287. #endif
  288. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  289. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  290. #ifdef CONFIG_PHYS_64BIT
  291. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  292. #else
  293. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  294. #endif
  295. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  296. /*
  297. * General PCI
  298. * Memory space is mapped 1-1, but I/O space must start from 0.
  299. */
  300. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  301. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  302. #ifdef CONFIG_PHYS_64BIT
  303. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  304. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  305. #else
  306. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  307. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  308. #endif
  309. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  310. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  311. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  312. #ifdef CONFIG_PHYS_64BIT
  313. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  314. #else
  315. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  316. #endif
  317. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  318. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  319. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  320. #ifdef CONFIG_PHYS_64BIT
  321. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  322. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  323. #else
  324. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  325. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  326. #endif
  327. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  328. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  329. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  330. #ifdef CONFIG_PHYS_64BIT
  331. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  332. #else
  333. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  334. #endif
  335. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  336. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  337. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  338. #ifdef CONFIG_PHYS_64BIT
  339. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  340. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  341. #else
  342. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  343. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  344. #endif
  345. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  346. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  347. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  348. #ifdef CONFIG_PHYS_64BIT
  349. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  350. #else
  351. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  352. #endif
  353. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  354. /* controller 4, Base address 203000 */
  355. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  356. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  357. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  358. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  359. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  360. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  361. /* Qman/Bman */
  362. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  363. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  364. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  365. #ifdef CONFIG_PHYS_64BIT
  366. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  367. #else
  368. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  369. #endif
  370. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  371. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  372. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  373. #ifdef CONFIG_PHYS_64BIT
  374. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  375. #else
  376. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  377. #endif
  378. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  379. #define CONFIG_SYS_DPAA_FMAN
  380. #define CONFIG_SYS_DPAA_PME
  381. /* Default address of microcode for the Linux Fman driver */
  382. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  383. #ifdef CONFIG_PHYS_64BIT
  384. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL
  385. #else
  386. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR
  387. #endif
  388. #ifdef CONFIG_SYS_DPAA_FMAN
  389. #define CONFIG_FMAN_ENET
  390. #endif
  391. #ifdef CONFIG_PCI
  392. #define CONFIG_NET_MULTI
  393. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  394. #define CONFIG_E1000
  395. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  396. #define CONFIG_DOS_PARTITION
  397. #endif /* CONFIG_PCI */
  398. /* SATA */
  399. #ifdef CONFIG_FSL_SATA_V2
  400. #define CONFIG_LIBATA
  401. #define CONFIG_FSL_SATA
  402. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  403. #define CONFIG_SATA1
  404. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  405. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  406. #define CONFIG_SATA2
  407. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  408. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  409. #define CONFIG_LBA48
  410. #define CONFIG_CMD_SATA
  411. #define CONFIG_DOS_PARTITION
  412. #define CONFIG_CMD_EXT2
  413. #endif
  414. #ifdef CONFIG_FMAN_ENET
  415. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  416. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  417. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  418. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  419. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  420. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  421. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  422. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  423. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  424. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  425. #define CONFIG_SYS_TBIPA_VALUE 8
  426. #define CONFIG_MII /* MII PHY management */
  427. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  428. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  429. #endif
  430. /*
  431. * Environment
  432. */
  433. #define CONFIG_ENV_SIZE 0x2000
  434. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  435. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  436. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  437. /*
  438. * Command line configuration.
  439. */
  440. #include <config_cmd_default.h>
  441. #define CONFIG_CMD_DHCP
  442. #define CONFIG_CMD_ELF
  443. #define CONFIG_CMD_ERRATA
  444. #define CONFIG_CMD_GREPENV
  445. #define CONFIG_CMD_IRQ
  446. #define CONFIG_CMD_I2C
  447. #define CONFIG_CMD_MII
  448. #define CONFIG_CMD_PING
  449. #define CONFIG_CMD_SETEXPR
  450. #ifdef CONFIG_PCI
  451. #define CONFIG_CMD_PCI
  452. #define CONFIG_CMD_NET
  453. #endif
  454. /*
  455. * USB
  456. */
  457. #define CONFIG_CMD_USB
  458. #define CONFIG_USB_STORAGE
  459. #define CONFIG_USB_EHCI
  460. #define CONFIG_USB_EHCI_FSL
  461. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  462. #define CONFIG_CMD_EXT2
  463. #define CONFIG_MMC
  464. #ifdef CONFIG_MMC
  465. #define CONFIG_FSL_ESDHC
  466. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  467. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  468. #define CONFIG_CMD_MMC
  469. #define CONFIG_GENERIC_MMC
  470. #define CONFIG_CMD_EXT2
  471. #define CONFIG_CMD_FAT
  472. #define CONFIG_DOS_PARTITION
  473. #endif
  474. /*
  475. * Miscellaneous configurable options
  476. */
  477. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  478. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  479. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  480. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  481. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  482. #ifdef CONFIG_CMD_KGDB
  483. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  484. #else
  485. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  486. #endif
  487. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  488. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  489. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  490. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  491. /*
  492. * For booting Linux, the board info and command line data
  493. * have to be in the first 64 MB of memory, since this is
  494. * the maximum mapped by the Linux kernel during initialization.
  495. */
  496. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  497. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  498. #ifdef CONFIG_CMD_KGDB
  499. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  500. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  501. #endif
  502. /*
  503. * Environment Configuration
  504. */
  505. #define CONFIG_ROOTPATH /opt/nfsroot
  506. #define CONFIG_BOOTFILE uImage
  507. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  508. /* default location for tftp and bootm */
  509. #define CONFIG_LOADADDR 1000000
  510. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  511. #define CONFIG_BAUDRATE 115200
  512. #define CONFIG_EXTRA_ENV_SETTINGS \
  513. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  514. "bank_intlv=cs0_cs1\0" \
  515. "netdev=eth0\0" \
  516. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  517. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  518. "tftpflash=tftpboot $loadaddr $uboot && " \
  519. "protect off $ubootaddr +$filesize && " \
  520. "erase $ubootaddr +$filesize && " \
  521. "cp.b $loadaddr $ubootaddr $filesize && " \
  522. "protect on $ubootaddr +$filesize && " \
  523. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  524. "consoledev=ttyS0\0" \
  525. "ramdiskaddr=2000000\0" \
  526. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  527. "fdtaddr=c00000\0" \
  528. "fdtfile=p4080ds/p4080ds.dtb\0" \
  529. "bdev=sda3\0" \
  530. "c=ffe\0" \
  531. "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
  532. #define CONFIG_HDBOOT \
  533. "setenv bootargs root=/dev/$bdev rw " \
  534. "console=$consoledev,$baudrate $othbootargs;" \
  535. "tftp $loadaddr $bootfile;" \
  536. "tftp $fdtaddr $fdtfile;" \
  537. "bootm $loadaddr - $fdtaddr"
  538. #define CONFIG_NFSBOOTCOMMAND \
  539. "setenv bootargs root=/dev/nfs rw " \
  540. "nfsroot=$serverip:$rootpath " \
  541. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  542. "console=$consoledev,$baudrate $othbootargs;" \
  543. "tftp $loadaddr $bootfile;" \
  544. "tftp $fdtaddr $fdtfile;" \
  545. "bootm $loadaddr - $fdtaddr"
  546. #define CONFIG_RAMBOOTCOMMAND \
  547. "setenv bootargs root=/dev/ram rw " \
  548. "console=$consoledev,$baudrate $othbootargs;" \
  549. "tftp $ramdiskaddr $ramdiskfile;" \
  550. "tftp $loadaddr $bootfile;" \
  551. "tftp $fdtaddr $fdtfile;" \
  552. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  553. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  554. #endif /* __CONFIG_H */