cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_ifc.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_lbc.h>
  38. #include <post.h>
  39. #include <asm/processor.h>
  40. #include <asm/fsl_ddr_sdram.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int checkcpu (void)
  43. {
  44. sys_info_t sysinfo;
  45. uint pvr, svr;
  46. uint fam;
  47. uint ver;
  48. uint major, minor;
  49. struct cpu_type *cpu;
  50. char buf1[32], buf2[32];
  51. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  52. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  53. #endif /* CONFIG_FSL_CORENET */
  54. #ifdef CONFIG_DDR_CLK_FREQ
  55. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  56. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  57. #else
  58. #ifdef CONFIG_FSL_CORENET
  59. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  60. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  61. #else
  62. u32 ddr_ratio = 0;
  63. #endif /* CONFIG_FSL_CORENET */
  64. #endif /* CONFIG_DDR_CLK_FREQ */
  65. int i;
  66. svr = get_svr();
  67. major = SVR_MAJ(svr);
  68. #ifdef CONFIG_MPC8536
  69. major &= 0x7; /* the msb of this nibble is a mfg code */
  70. #endif
  71. minor = SVR_MIN(svr);
  72. if (cpu_numcores() > 1) {
  73. #ifndef CONFIG_MP
  74. puts("Unicore software on multiprocessor system!!\n"
  75. "To enable mutlticore build define CONFIG_MP\n");
  76. #endif
  77. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  78. printf("CPU%d: ", pic->whoami);
  79. } else {
  80. puts("CPU: ");
  81. }
  82. cpu = gd->cpu;
  83. puts(cpu->name);
  84. if (IS_E_PROCESSOR(svr))
  85. puts("E");
  86. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  87. pvr = get_pvr();
  88. fam = PVR_FAM(pvr);
  89. ver = PVR_VER(pvr);
  90. major = PVR_MAJ(pvr);
  91. minor = PVR_MIN(pvr);
  92. printf("Core: ");
  93. if (PVR_FAM(PVR_85xx)) {
  94. switch(PVR_MEM(pvr)) {
  95. case 0x1:
  96. case 0x2:
  97. puts("E500");
  98. break;
  99. case 0x3:
  100. puts("E500MC");
  101. break;
  102. case 0x4:
  103. puts("E5500");
  104. break;
  105. default:
  106. puts("Unknown");
  107. break;
  108. }
  109. } else {
  110. puts("Unknown");
  111. }
  112. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  113. get_sys_info(&sysinfo);
  114. puts("Clock Configuration:");
  115. for (i = 0; i < cpu_numcores(); i++) {
  116. if (!(i & 3))
  117. printf ("\n ");
  118. printf("CPU%d:%-4s MHz, ",
  119. i,strmhz(buf1, sysinfo.freqProcessor[i]));
  120. }
  121. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  122. #ifdef CONFIG_FSL_CORENET
  123. if (ddr_sync == 1) {
  124. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  125. "(Synchronous), ",
  126. strmhz(buf1, sysinfo.freqDDRBus/2),
  127. strmhz(buf2, sysinfo.freqDDRBus));
  128. } else {
  129. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  130. "(Asynchronous), ",
  131. strmhz(buf1, sysinfo.freqDDRBus/2),
  132. strmhz(buf2, sysinfo.freqDDRBus));
  133. }
  134. #else
  135. switch (ddr_ratio) {
  136. case 0x0:
  137. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  138. strmhz(buf1, sysinfo.freqDDRBus/2),
  139. strmhz(buf2, sysinfo.freqDDRBus));
  140. break;
  141. case 0x7:
  142. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  143. "(Synchronous), ",
  144. strmhz(buf1, sysinfo.freqDDRBus/2),
  145. strmhz(buf2, sysinfo.freqDDRBus));
  146. break;
  147. default:
  148. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  149. "(Asynchronous), ",
  150. strmhz(buf1, sysinfo.freqDDRBus/2),
  151. strmhz(buf2, sysinfo.freqDDRBus));
  152. break;
  153. }
  154. #endif
  155. #if defined(CONFIG_FSL_LBC)
  156. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  157. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  158. } else {
  159. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  160. sysinfo.freqLocalBus);
  161. }
  162. #endif
  163. #ifdef CONFIG_CPM2
  164. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  165. #endif
  166. #ifdef CONFIG_QE
  167. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  168. #endif
  169. #ifdef CONFIG_SYS_DPAA_FMAN
  170. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  171. printf(" FMAN%d: %s MHz\n", i + 1,
  172. strmhz(buf1, sysinfo.freqFMan[i]));
  173. }
  174. #endif
  175. #ifdef CONFIG_SYS_DPAA_PME
  176. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  177. #endif
  178. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  179. return 0;
  180. }
  181. /* ------------------------------------------------------------------------- */
  182. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  183. {
  184. /* Everything after the first generation of PQ3 parts has RSTCR */
  185. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  186. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  187. unsigned long val, msr;
  188. /*
  189. * Initiate hard reset in debug control register DBCR0
  190. * Make sure MSR[DE] = 1. This only resets the core.
  191. */
  192. msr = mfmsr ();
  193. msr |= MSR_DE;
  194. mtmsr (msr);
  195. val = mfspr(DBCR0);
  196. val |= 0x70000000;
  197. mtspr(DBCR0,val);
  198. #else
  199. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  200. out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
  201. udelay(100);
  202. #endif
  203. return 1;
  204. }
  205. /*
  206. * Get timebase clock frequency
  207. */
  208. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  209. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  210. #endif
  211. unsigned long get_tbclk (void)
  212. {
  213. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  214. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  215. }
  216. #if defined(CONFIG_WATCHDOG)
  217. void
  218. watchdog_reset(void)
  219. {
  220. int re_enable = disable_interrupts();
  221. reset_85xx_watchdog();
  222. if (re_enable) enable_interrupts();
  223. }
  224. void
  225. reset_85xx_watchdog(void)
  226. {
  227. /*
  228. * Clear TSR(WIS) bit by writing 1
  229. */
  230. unsigned long val;
  231. val = mfspr(SPRN_TSR);
  232. val |= TSR_WIS;
  233. mtspr(SPRN_TSR, val);
  234. }
  235. #endif /* CONFIG_WATCHDOG */
  236. /*
  237. * Initializes on-chip MMC controllers.
  238. * to override, implement board_mmc_init()
  239. */
  240. int cpu_mmc_init(bd_t *bis)
  241. {
  242. #ifdef CONFIG_FSL_ESDHC
  243. return fsl_esdhc_mmc_init(bis);
  244. #else
  245. return 0;
  246. #endif
  247. }
  248. /*
  249. * Print out the state of various machine registers.
  250. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  251. * parameters for IFC and TLBs
  252. */
  253. void mpc85xx_reginfo(void)
  254. {
  255. print_tlbcam();
  256. print_laws();
  257. #if defined(CONFIG_FSL_LBC)
  258. print_lbc_regs();
  259. #endif
  260. #ifdef CONFIG_FSL_IFC
  261. print_ifc_regs();
  262. #endif
  263. }
  264. /* Common ddr init for non-corenet fsl 85xx platforms */
  265. #ifndef CONFIG_FSL_CORENET
  266. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR)
  267. phys_size_t initdram(int board_type)
  268. {
  269. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  270. return fsl_ddr_sdram_size();
  271. #else
  272. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  273. #endif
  274. }
  275. #else /* CONFIG_SYS_RAMBOOT */
  276. phys_size_t initdram(int board_type)
  277. {
  278. phys_size_t dram_size = 0;
  279. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  280. {
  281. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  282. unsigned int x = 10;
  283. unsigned int i;
  284. /*
  285. * Work around to stabilize DDR DLL
  286. */
  287. out_be32(&gur->ddrdllcr, 0x81000000);
  288. asm("sync;isync;msync");
  289. udelay(200);
  290. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  291. setbits_be32(&gur->devdisr, 0x00010000);
  292. for (i = 0; i < x; i++)
  293. ;
  294. clrbits_be32(&gur->devdisr, 0x00010000);
  295. x++;
  296. }
  297. }
  298. #endif
  299. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  300. dram_size = fsl_ddr_sdram();
  301. #else
  302. dram_size = fixed_sdram();
  303. #endif
  304. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  305. dram_size *= 0x100000;
  306. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  307. /*
  308. * Initialize and enable DDR ECC.
  309. */
  310. ddr_enable_ecc(dram_size);
  311. #endif
  312. #if defined(CONFIG_FSL_LBC)
  313. /* Some boards also have sdram on the lbc */
  314. lbc_sdram_init();
  315. #endif
  316. puts("DDR: ");
  317. return dram_size;
  318. }
  319. #endif /* CONFIG_SYS_RAMBOOT */
  320. #endif
  321. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  322. /* Board-specific functions defined in each board's ddr.c */
  323. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  324. unsigned int ctrl_num);
  325. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  326. phys_addr_t *rpn);
  327. unsigned int
  328. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  329. static void dump_spd_ddr_reg(void)
  330. {
  331. int i, j, k, m;
  332. u8 *p_8;
  333. u32 *p_32;
  334. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  335. generic_spd_eeprom_t
  336. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  337. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  338. fsl_ddr_get_spd(spd[i], i);
  339. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  340. puts("Byte (hex) ");
  341. k = 1;
  342. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  343. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  344. printf("Dimm%d ", k++);
  345. }
  346. puts("\n");
  347. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  348. m = 0;
  349. printf("%3d (0x%02x) ", k, k);
  350. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  351. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  352. p_8 = (u8 *) &spd[i][j];
  353. if (p_8[k]) {
  354. printf("0x%02x ", p_8[k]);
  355. m++;
  356. } else
  357. puts(" ");
  358. }
  359. }
  360. if (m)
  361. puts("\n");
  362. else
  363. puts("\r");
  364. }
  365. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  366. switch (i) {
  367. case 0:
  368. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  369. break;
  370. #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
  371. case 1:
  372. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  373. break;
  374. #endif
  375. default:
  376. printf("%s unexpected controller number = %u\n",
  377. __func__, i);
  378. return;
  379. }
  380. }
  381. printf("DDR registers dump for all controllers "
  382. "(zero vaule is omitted)...\n");
  383. puts("Offset (hex) ");
  384. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  385. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  386. puts("\n");
  387. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  388. m = 0;
  389. printf("%6d (0x%04x)", k * 4, k * 4);
  390. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  391. p_32 = (u32 *) ddr[i];
  392. if (p_32[k]) {
  393. printf(" 0x%08x", p_32[k]);
  394. m++;
  395. } else
  396. puts(" ");
  397. }
  398. if (m)
  399. puts("\n");
  400. else
  401. puts("\r");
  402. }
  403. puts("\n");
  404. }
  405. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  406. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  407. {
  408. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  409. unsigned long epn;
  410. u32 tsize, valid, ptr;
  411. phys_addr_t rpn = 0;
  412. int ddr_esel;
  413. ptr = vstart;
  414. while (ptr < (vstart + size)) {
  415. ddr_esel = find_tlb_idx((void *)ptr, 1);
  416. if (ddr_esel != -1) {
  417. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  418. disable_tlb(ddr_esel);
  419. }
  420. ptr += TSIZE_TO_BYTES(tsize);
  421. }
  422. /* Setup new tlb to cover the physical address */
  423. setup_ddr_tlbs_phys(p_addr, size>>20);
  424. ptr = vstart;
  425. ddr_esel = find_tlb_idx((void *)ptr, 1);
  426. if (ddr_esel != -1) {
  427. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  428. } else {
  429. printf("TLB error in function %s\n", __func__);
  430. return -1;
  431. }
  432. return 0;
  433. }
  434. /*
  435. * slide the testing window up to test another area
  436. * for 32_bit system, the maximum testable memory is limited to
  437. * CONFIG_MAX_MEM_MAPPED
  438. */
  439. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  440. {
  441. phys_addr_t test_cap, p_addr;
  442. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  443. #if !defined(CONFIG_PHYS_64BIT) || \
  444. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  445. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  446. test_cap = p_size;
  447. #else
  448. test_cap = gd->ram_size;
  449. #endif
  450. p_addr = (*vstart) + (*size) + (*phys_offset);
  451. if (p_addr < test_cap - 1) {
  452. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  453. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  454. return -1;
  455. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  456. *size = (u32) p_size;
  457. printf("Testing 0x%08llx - 0x%08llx\n",
  458. (u64)(*vstart) + (*phys_offset),
  459. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  460. } else
  461. return 1;
  462. return 0;
  463. }
  464. /* initialization for testing area */
  465. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  466. {
  467. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  468. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  469. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  470. *phys_offset = 0;
  471. #if !defined(CONFIG_PHYS_64BIT) || \
  472. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  473. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  474. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  475. puts("Cannot test more than ");
  476. print_size(CONFIG_MAX_MEM_MAPPED,
  477. " without proper 36BIT support.\n");
  478. }
  479. #endif
  480. printf("Testing 0x%08llx - 0x%08llx\n",
  481. (u64)(*vstart) + (*phys_offset),
  482. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  483. return 0;
  484. }
  485. /* invalid TLBs for DDR and remap as normal after testing */
  486. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  487. {
  488. unsigned long epn;
  489. u32 tsize, valid, ptr;
  490. phys_addr_t rpn = 0;
  491. int ddr_esel;
  492. /* disable the TLBs for this testing */
  493. ptr = *vstart;
  494. while (ptr < (*vstart) + (*size)) {
  495. ddr_esel = find_tlb_idx((void *)ptr, 1);
  496. if (ddr_esel != -1) {
  497. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  498. disable_tlb(ddr_esel);
  499. }
  500. ptr += TSIZE_TO_BYTES(tsize);
  501. }
  502. puts("Remap DDR ");
  503. setup_ddr_tlbs(gd->ram_size>>20);
  504. puts("\n");
  505. return 0;
  506. }
  507. void arch_memory_failure_handle(void)
  508. {
  509. dump_spd_ddr_reg();
  510. }
  511. #endif