at91cap9adk.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop <at> leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/AT91CAP9.h>
  26. #define MP_BLOCK_3_BASE 0xFDF00000
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* ------------------------------------------------------------------------- */
  29. /*
  30. * Miscelaneous platform dependent initialisations
  31. */
  32. static void at91cap9_serial_hw_init(void)
  33. {
  34. #ifdef CONFIG_USART0
  35. AT91C_BASE_PIOA->PIO_PDR = AT91C_PA22_TXD0 | AT91C_PA23_RXD0;
  36. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US0;
  37. #endif
  38. #ifdef CONFIG_USART1
  39. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD0_TXD1 | AT91C_PD1_RXD1;
  40. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US1;
  41. #endif
  42. #ifdef CONFIG_USART2
  43. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD2_TXD2 | AT91C_PD3_RXD2;
  44. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US2;
  45. #endif
  46. #ifdef CONFIG_USART3 /* DBGU */
  47. AT91C_BASE_PIOC->PIO_PDR = AT91C_PC31_DTXD | AT91C_PC30_DRXD;
  48. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_SYS;
  49. #endif
  50. }
  51. static void at91cap9_nor_hw_init(void)
  52. {
  53. /* Ensure EBI supply is 3.3V */
  54. AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_SUP_3V3;
  55. /* Configure SMC CS0 for parallel flash */
  56. AT91C_BASE_SMC->SMC_SETUP0 = AT91C_FLASH_NWE_SETUP |
  57. AT91C_FLASH_NCS_WR_SETUP |
  58. AT91C_FLASH_NRD_SETUP |
  59. AT91C_FLASH_NCS_RD_SETUP;
  60. AT91C_BASE_SMC->SMC_PULSE0 = AT91C_FLASH_NWE_PULSE |
  61. AT91C_FLASH_NCS_WR_PULSE |
  62. AT91C_FLASH_NRD_PULSE |
  63. AT91C_FLASH_NCS_RD_PULSE;
  64. AT91C_BASE_SMC->SMC_CYCLE0 = AT91C_FLASH_NWE_CYCLE |
  65. AT91C_FLASH_NRD_CYCLE;
  66. AT91C_BASE_SMC->SMC_CTRL0 = AT91C_SMC_READMODE |
  67. AT91C_SMC_WRITEMODE |
  68. AT91C_SMC_NWAITM_NWAIT_DISABLE |
  69. AT91C_SMC_BAT_BYTE_WRITE |
  70. AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS |
  71. (AT91C_SMC_TDF & (1 << 16));
  72. }
  73. #ifdef CONFIG_CMD_NAND
  74. static void at91cap9_nand_hw_init(void)
  75. {
  76. /* Enable CS3 */
  77. AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_CS3A_SM | AT91C_EBI_SUP_3V3;
  78. /* Configure SMC CS3 for NAND/SmartMedia */
  79. AT91C_BASE_SMC->SMC_SETUP3 = AT91C_SM_NWE_SETUP |
  80. AT91C_SM_NCS_WR_SETUP |
  81. AT91C_SM_NRD_SETUP |
  82. AT91C_SM_NCS_RD_SETUP;
  83. AT91C_BASE_SMC->SMC_PULSE3 = AT91C_SM_NWE_PULSE |
  84. AT91C_SM_NCS_WR_PULSE |
  85. AT91C_SM_NRD_PULSE |
  86. AT91C_SM_NCS_RD_PULSE;
  87. AT91C_BASE_SMC->SMC_CYCLE3 = AT91C_SM_NWE_CYCLE |
  88. AT91C_SM_NRD_CYCLE;
  89. AT91C_BASE_SMC->SMC_CTRL3 = AT91C_SMC_READMODE |
  90. AT91C_SMC_WRITEMODE |
  91. AT91C_SMC_NWAITM_NWAIT_DISABLE |
  92. AT91C_SMC_DBW_WIDTH_EIGTH_BITS |
  93. AT91C_SM_TDF;
  94. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_PIOABCD;
  95. /* RDY/BSY is not connected */
  96. /* Enable NandFlash */
  97. AT91C_BASE_PIOD->PIO_PER = AT91C_PIO_PD15;
  98. AT91C_BASE_PIOD->PIO_OER = AT91C_PIO_PD15;
  99. }
  100. #endif
  101. #ifdef CONFIG_HAS_DATAFLASH
  102. static void at91cap9_spi_hw_init(void)
  103. {
  104. AT91C_BASE_PIOD->PIO_BSR = AT91C_PD0_SPI0_NPCS2D |
  105. AT91C_PD1_SPI0_NPCS3D;
  106. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD0_SPI0_NPCS2D |
  107. AT91C_PD1_SPI0_NPCS3D;
  108. AT91C_BASE_PIOA->PIO_ASR = AT91C_PA28_SPI0_NPCS3A;
  109. AT91C_BASE_PIOA->PIO_BSR = AT91C_PA4_SPI0_NPCS2A |
  110. AT91C_PA1_SPI0_MOSI |
  111. AT91C_PA0_SPI0_MISO |
  112. AT91C_PA3_SPI0_NPCS1 |
  113. AT91C_PA5_SPI0_NPCS0 |
  114. AT91C_PA2_SPI0_SPCK;
  115. AT91C_BASE_PIOA->PIO_PDR = AT91C_PA28_SPI0_NPCS3A |
  116. AT91C_PA4_SPI0_NPCS2A |
  117. AT91C_PA1_SPI0_MOSI |
  118. AT91C_PA0_SPI0_MISO |
  119. AT91C_PA3_SPI0_NPCS1 |
  120. AT91C_PA5_SPI0_NPCS0 |
  121. AT91C_PA2_SPI0_SPCK;
  122. /* Enable Clock */
  123. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_SPI0;
  124. }
  125. #endif
  126. #ifdef CONFIG_MACB
  127. static void at91cap9_macb_hw_init(void)
  128. {
  129. unsigned int gpio;
  130. /* Enable clock */
  131. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_EMAC;
  132. /*
  133. * Disable pull-up on:
  134. * RXDV (PB22) => PHY normal mode (not Test mode)
  135. * ERX0 (PB25) => PHY ADDR0
  136. * ERX1 (PB26) => PHY ADDR1 => PHYADDR = 0x0
  137. *
  138. * PHY has internal pull-down
  139. */
  140. AT91C_BASE_PIOB->PIO_PPUDR = AT91C_PB22_E_RXDV |
  141. AT91C_PB25_E_RX0 |
  142. AT91C_PB26_E_RX1;
  143. /* Need to reset PHY -> 500ms reset */
  144. AT91C_BASE_RSTC->RSTC_RMR = (AT91C_RSTC_KEY & (0xA5 << 24)) |
  145. (AT91C_RSTC_ERSTL & (0x0D << 8)) |
  146. AT91C_RSTC_URSTEN;
  147. AT91C_BASE_RSTC->RSTC_RCR = (AT91C_RSTC_KEY & (0xA5 << 24)) |
  148. AT91C_RSTC_EXTRST;
  149. /* Wait for end hardware reset */
  150. while (!(AT91C_BASE_RSTC->RSTC_RSR & AT91C_RSTC_NRSTL));
  151. /* Re-enable pull-up */
  152. AT91C_BASE_PIOB->PIO_PPUER = AT91C_PB22_E_RXDV |
  153. AT91C_PB25_E_RX0 |
  154. AT91C_PB26_E_RX1;
  155. #ifdef CONFIG_RMII
  156. gpio = AT91C_PB30_E_MDIO |
  157. AT91C_PB29_E_MDC |
  158. AT91C_PB21_E_TXCK |
  159. AT91C_PB27_E_RXER |
  160. AT91C_PB25_E_RX0 |
  161. AT91C_PB22_E_RXDV |
  162. AT91C_PB26_E_RX1 |
  163. AT91C_PB28_E_TXEN |
  164. AT91C_PB23_E_TX0 |
  165. AT91C_PB24_E_TX1;
  166. AT91C_BASE_PIOB->PIO_ASR = gpio;
  167. AT91C_BASE_PIOB->PIO_BSR = 0;
  168. AT91C_BASE_PIOB->PIO_PDR = gpio;
  169. #else
  170. #error AT91CAP9A-DK works only in RMII mode
  171. #endif
  172. /* Unlock EMAC, 3 0 2 1 sequence */
  173. #define MP_MAC_KEY0 0x5969cb2a
  174. #define MP_MAC_KEY1 0xb4a1872e
  175. #define MP_MAC_KEY2 0x05683fbc
  176. #define MP_MAC_KEY3 0x3634fba4
  177. #define UNLOCK_MAC 0x00000008
  178. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x3c)) = MP_MAC_KEY3;
  179. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x30)) = MP_MAC_KEY0;
  180. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x38)) = MP_MAC_KEY2;
  181. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x34)) = MP_MAC_KEY1;
  182. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x40)) = UNLOCK_MAC;
  183. }
  184. #endif
  185. #ifdef CONFIG_USB_OHCI_NEW
  186. static void at91cap9_uhp_hw_init(void)
  187. {
  188. /* Unlock USB OHCI, 3 2 0 1 sequence */
  189. #define MP_OHCI_KEY0 0x896c11ca
  190. #define MP_OHCI_KEY1 0x68ebca21
  191. #define MP_OHCI_KEY2 0x4823efbc
  192. #define MP_OHCI_KEY3 0x8651aae4
  193. #define UNLOCK_OHCI 0x00000010
  194. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x3c)) = MP_OHCI_KEY3;
  195. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x38)) = MP_OHCI_KEY2;
  196. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x30)) = MP_OHCI_KEY0;
  197. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x34)) = MP_OHCI_KEY1;
  198. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x40)) = UNLOCK_OHCI;
  199. }
  200. #endif
  201. int board_init(void)
  202. {
  203. /* Enable Ctrlc */
  204. console_init_f();
  205. /* arch number of AT91CAP9ADK-Board */
  206. gd->bd->bi_arch_number = MACH_TYPE_AT91CAP9ADK;
  207. /* adress of boot parameters */
  208. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  209. at91cap9_serial_hw_init();
  210. at91cap9_nor_hw_init();
  211. #ifdef CONFIG_CMD_NAND
  212. at91cap9_nand_hw_init();
  213. #endif
  214. #ifdef CONFIG_HAS_DATAFLASH
  215. at91cap9_spi_hw_init();
  216. #endif
  217. #ifdef CONFIG_MACB
  218. at91cap9_macb_hw_init();
  219. #endif
  220. #ifdef CONFIG_USB_OHCI_NEW
  221. at91cap9_uhp_hw_init();
  222. #endif
  223. return 0;
  224. }
  225. int dram_init(void)
  226. {
  227. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  228. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  229. return 0;
  230. }
  231. #ifdef CONFIG_RESET_PHY_R
  232. void reset_phy(void)
  233. {
  234. #ifdef CONFIG_MACB
  235. /*
  236. * Initialize ethernet HW addr prior to starting Linux,
  237. * needed for nfsroot
  238. */
  239. eth_init(gd->bd);
  240. #endif
  241. }
  242. #endif