st_smi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * (C) Copyright 2009
  3. * Vipin Kumar, ST Microelectronics, vipin.kumar@st.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <flash.h>
  25. #include <linux/err.h>
  26. #include <linux/mtd/st_smi.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/hardware.h>
  29. #if !defined(CONFIG_SYS_NO_FLASH)
  30. static struct smi_regs *const smicntl =
  31. (struct smi_regs * const)CONFIG_SYS_SMI_BASE;
  32. static ulong bank_base[CONFIG_SYS_MAX_FLASH_BANKS] =
  33. CONFIG_SYS_FLASH_ADDR_BASE;
  34. flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];
  35. static struct flash_dev flash_ids[] = {
  36. {0x10, 0x10000, 2}, /* 64K Byte */
  37. {0x11, 0x20000, 4}, /* 128K Byte */
  38. {0x12, 0x40000, 4}, /* 256K Byte */
  39. {0x13, 0x80000, 8}, /* 512K Byte */
  40. {0x14, 0x100000, 16}, /* 1M Byte */
  41. {0x15, 0x200000, 32}, /* 2M Byte */
  42. {0x16, 0x400000, 64}, /* 4M Byte */
  43. {0x17, 0x800000, 128}, /* 8M Byte */
  44. {0x18, 0x1000000, 64}, /* 16M Byte */
  45. {0x00,}
  46. };
  47. /*
  48. * smi_wait_xfer_finish - Wait until TFF is set in status register
  49. * @timeout: timeout in milliseconds
  50. *
  51. * Wait until TFF is set in status register
  52. */
  53. static int smi_wait_xfer_finish(int timeout)
  54. {
  55. do {
  56. if (readl(&smicntl->smi_sr) & TFF)
  57. return 0;
  58. udelay(1000);
  59. } while (timeout--);
  60. return -1;
  61. }
  62. /*
  63. * smi_read_id - Read flash id
  64. * @info: flash_info structure pointer
  65. * @banknum: bank number
  66. *
  67. * Read the flash id present at bank #banknum
  68. */
  69. static unsigned int smi_read_id(flash_info_t *info, int banknum)
  70. {
  71. unsigned int value;
  72. writel(readl(&smicntl->smi_cr1) | SW_MODE, &smicntl->smi_cr1);
  73. writel(READ_ID, &smicntl->smi_tr);
  74. writel((banknum << BANKSEL_SHIFT) | SEND | TX_LEN_1 | RX_LEN_3,
  75. &smicntl->smi_cr2);
  76. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  77. return -EIO;
  78. value = (readl(&smicntl->smi_rr) & 0x00FFFFFF);
  79. writel(readl(&smicntl->smi_sr) & ~TFF, &smicntl->smi_sr);
  80. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  81. return value;
  82. }
  83. /*
  84. * flash_get_size - Detect the SMI flash by reading the ID.
  85. * @base: Base address of the flash area bank #banknum
  86. * @banknum: Bank number
  87. *
  88. * Detect the SMI flash by reading the ID. Initializes the flash_info structure
  89. * with size, sector count etc.
  90. */
  91. static ulong flash_get_size(ulong base, int banknum)
  92. {
  93. flash_info_t *info = &flash_info[banknum];
  94. struct flash_dev *dev;
  95. int value;
  96. unsigned int density;
  97. int i;
  98. value = smi_read_id(info, banknum);
  99. if (value < 0) {
  100. printf("Flash id could not be read\n");
  101. return 0;
  102. }
  103. density = (value >> 16) & 0xff;
  104. for (i = 0, dev = &flash_ids[0]; dev->density != 0x0;
  105. i++, dev = &flash_ids[i]) {
  106. if (dev->density == density) {
  107. info->size = dev->size;
  108. info->sector_count = dev->sector_count;
  109. break;
  110. }
  111. }
  112. if (dev->density == 0x0)
  113. return 0;
  114. info->flash_id = value & 0xffff;
  115. info->start[0] = base;
  116. return info->size;
  117. }
  118. /*
  119. * smi_read_sr - Read status register of SMI
  120. * @bank: bank number
  121. *
  122. * This routine will get the status register of the flash chip present at the
  123. * given bank
  124. */
  125. static int smi_read_sr(int bank)
  126. {
  127. u32 ctrlreg1, val;
  128. /* store the CTRL REG1 state */
  129. ctrlreg1 = readl(&smicntl->smi_cr1);
  130. /* Program SMI in HW Mode */
  131. writel(readl(&smicntl->smi_cr1) & ~(SW_MODE | WB_MODE),
  132. &smicntl->smi_cr1);
  133. /* Performing a RSR instruction in HW mode */
  134. writel((bank << BANKSEL_SHIFT) | RD_STATUS_REG, &smicntl->smi_cr2);
  135. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  136. return -1;
  137. val = readl(&smicntl->smi_sr);
  138. /* Restore the CTRL REG1 state */
  139. writel(ctrlreg1, &smicntl->smi_cr1);
  140. return val;
  141. }
  142. /*
  143. * smi_wait_till_ready - Wait till last operation is over.
  144. * @bank: bank number shifted.
  145. * @timeout: timeout in milliseconds.
  146. *
  147. * This routine checks for WIP(write in progress)bit in Status register(SMSR-b0)
  148. * The routine checks for #timeout loops, each at interval of 1 milli-second.
  149. * If successful the routine returns 0.
  150. */
  151. static int smi_wait_till_ready(int bank, int timeout)
  152. {
  153. int sr;
  154. /* One chip guarantees max 5 msec wait here after page writes,
  155. but potentially three seconds (!) after page erase. */
  156. do {
  157. sr = smi_read_sr(bank);
  158. if ((sr >= 0) && (!(sr & WIP_BIT)))
  159. return 0;
  160. /* Try again after 1m-sec */
  161. udelay(1000);
  162. } while (timeout--);
  163. printf("SMI controller is still in wait, timeout=%d\n", timeout);
  164. return -EIO;
  165. }
  166. /*
  167. * smi_write_enable - Enable the flash to do write operation
  168. * @bank: bank number
  169. *
  170. * Set write enable latch with Write Enable command.
  171. * Returns negative if error occurred.
  172. */
  173. static int smi_write_enable(int bank)
  174. {
  175. u32 ctrlreg1;
  176. int timeout = WMODE_TOUT;
  177. int sr;
  178. /* Store the CTRL REG1 state */
  179. ctrlreg1 = readl(&smicntl->smi_cr1);
  180. /* Program SMI in H/W Mode */
  181. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  182. /* Give the Flash, Write Enable command */
  183. writel((bank << BANKSEL_SHIFT) | WE, &smicntl->smi_cr2);
  184. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  185. return -1;
  186. /* Restore the CTRL REG1 state */
  187. writel(ctrlreg1, &smicntl->smi_cr1);
  188. do {
  189. sr = smi_read_sr(bank);
  190. if ((sr >= 0) && (sr & (1 << (bank + WM_SHIFT))))
  191. return 0;
  192. /* Try again after 1m-sec */
  193. udelay(1000);
  194. } while (timeout--);
  195. return -1;
  196. }
  197. /*
  198. * smi_init - SMI initialization routine
  199. *
  200. * SMI initialization routine. Sets SMI control register1.
  201. */
  202. void smi_init(void)
  203. {
  204. /* Setting the fast mode values. SMI working at 166/4 = 41.5 MHz */
  205. writel(HOLD1 | FAST_MODE | BANK_EN | DSEL_TIME | PRESCAL4,
  206. &smicntl->smi_cr1);
  207. }
  208. /*
  209. * smi_sector_erase - Erase flash sector
  210. * @info: flash_info structure pointer
  211. * @sector: sector number
  212. *
  213. * Set write enable latch with Write Enable command.
  214. * Returns negative if error occurred.
  215. */
  216. static int smi_sector_erase(flash_info_t *info, unsigned int sector)
  217. {
  218. int bank;
  219. unsigned int sect_add;
  220. unsigned int instruction;
  221. switch (info->start[0]) {
  222. case SMIBANK0_BASE:
  223. bank = BANK0;
  224. break;
  225. case SMIBANK1_BASE:
  226. bank = BANK1;
  227. break;
  228. case SMIBANK2_BASE:
  229. bank = BANK2;
  230. break;
  231. case SMIBANK3_BASE:
  232. bank = BANK3;
  233. break;
  234. default:
  235. return -1;
  236. }
  237. sect_add = sector * (info->size / info->sector_count);
  238. instruction = ((sect_add >> 8) & 0x0000FF00) | SECTOR_ERASE;
  239. writel(readl(&smicntl->smi_sr) & ~(ERF1 | ERF2), &smicntl->smi_sr);
  240. /* Wait until finished previous write command. */
  241. if (smi_wait_till_ready(bank, CONFIG_SYS_FLASH_ERASE_TOUT))
  242. return -EBUSY;
  243. /* Send write enable, before erase commands. */
  244. if (smi_write_enable(bank))
  245. return -EIO;
  246. /* Put SMI in SW mode */
  247. writel(readl(&smicntl->smi_cr1) | SW_MODE, &smicntl->smi_cr1);
  248. /* Send Sector Erase command in SW Mode */
  249. writel(instruction, &smicntl->smi_tr);
  250. writel((bank << BANKSEL_SHIFT) | SEND | TX_LEN_4,
  251. &smicntl->smi_cr2);
  252. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  253. return -EIO;
  254. if (smi_wait_till_ready(bank, CONFIG_SYS_FLASH_ERASE_TOUT))
  255. return -EBUSY;
  256. /* Put SMI in HW mode */
  257. writel(readl(&smicntl->smi_cr1) & ~SW_MODE,
  258. &smicntl->smi_cr1);
  259. return 0;
  260. }
  261. /*
  262. * smi_write - Write to SMI flash
  263. * @src_addr: source buffer
  264. * @dst_addr: destination buffer
  265. * @length: length to write in words
  266. * @bank: bank base address
  267. *
  268. * Write to SMI flash
  269. */
  270. static int smi_write(unsigned int *src_addr, unsigned int *dst_addr,
  271. unsigned int length, ulong bank_addr)
  272. {
  273. int banknum;
  274. switch (bank_addr) {
  275. case SMIBANK0_BASE:
  276. banknum = BANK0;
  277. break;
  278. case SMIBANK1_BASE:
  279. banknum = BANK1;
  280. break;
  281. case SMIBANK2_BASE:
  282. banknum = BANK2;
  283. break;
  284. case SMIBANK3_BASE:
  285. banknum = BANK3;
  286. break;
  287. default:
  288. return -1;
  289. }
  290. if (smi_wait_till_ready(banknum, CONFIG_SYS_FLASH_WRITE_TOUT))
  291. return -EBUSY;
  292. /* Set SMI in Hardware Mode */
  293. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  294. if (smi_write_enable(banknum))
  295. return -EIO;
  296. /* Perform the write command */
  297. while (length--) {
  298. if (((ulong) (dst_addr) % SFLASH_PAGE_SIZE) == 0) {
  299. if (smi_wait_till_ready(banknum,
  300. CONFIG_SYS_FLASH_WRITE_TOUT))
  301. return -EBUSY;
  302. if (smi_write_enable(banknum))
  303. return -EIO;
  304. }
  305. *dst_addr++ = *src_addr++;
  306. if ((readl(&smicntl->smi_sr) & (ERF1 | ERF2)))
  307. return -EIO;
  308. }
  309. if (smi_wait_till_ready(banknum, CONFIG_SYS_FLASH_WRITE_TOUT))
  310. return -EBUSY;
  311. writel(readl(&smicntl->smi_sr) & ~(WCF), &smicntl->smi_sr);
  312. return 0;
  313. }
  314. /*
  315. * write_buff - Write to SMI flash
  316. * @info: flash info structure
  317. * @src: source buffer
  318. * @dest_addr: destination buffer
  319. * @length: length to write in words
  320. *
  321. * Write to SMI flash
  322. */
  323. int write_buff(flash_info_t *info, uchar *src, ulong dest_addr, ulong length)
  324. {
  325. return smi_write((unsigned int *)src, (unsigned int *)dest_addr,
  326. (length + 3) / 4, info->start[0]);
  327. }
  328. /*
  329. * flash_init - SMI flash initialization
  330. *
  331. * SMI flash initialization
  332. */
  333. unsigned long flash_init(void)
  334. {
  335. unsigned long size = 0;
  336. int i, j;
  337. smi_init();
  338. for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
  339. flash_info[i].flash_id = FLASH_UNKNOWN;
  340. size += flash_info[i].size = flash_get_size(bank_base[i], i);
  341. }
  342. for (j = 0; j < CONFIG_SYS_MAX_FLASH_BANKS; j++) {
  343. for (i = 1; i < flash_info[j].sector_count; i++)
  344. flash_info[j].start[i] =
  345. flash_info[j].start[i - 1] +
  346. flash_info->size / flash_info->sector_count;
  347. }
  348. return size;
  349. }
  350. /*
  351. * flash_print_info - Print SMI flash information
  352. *
  353. * Print SMI flash information
  354. */
  355. void flash_print_info(flash_info_t *info)
  356. {
  357. int i;
  358. if (info->flash_id == FLASH_UNKNOWN) {
  359. puts("missing or unknown FLASH type\n");
  360. return;
  361. }
  362. printf(" Size: %ld MB in %d Sectors\n",
  363. info->size >> 20, info->sector_count);
  364. puts(" Sector Start Addresses:");
  365. for (i = 0; i < info->sector_count; ++i) {
  366. #ifdef CONFIG_SYS_FLASH_EMPTY_INFO
  367. int size;
  368. int erased;
  369. u32 *flash;
  370. /*
  371. * Check if whole sector is erased
  372. */
  373. size = (info->size) / (info->sector_count);
  374. flash = (u32 *) info->start[i];
  375. size = size / sizeof(int);
  376. while ((size--) && (*flash++ == ~0))
  377. ;
  378. size++;
  379. if (size)
  380. erased = 0;
  381. else
  382. erased = 1;
  383. if ((i % 5) == 0)
  384. printf("\n");
  385. printf(" %08lX%s%s",
  386. info->start[i],
  387. erased ? " E" : " ", info->protect[i] ? "RO " : " ");
  388. #else
  389. if ((i % 5) == 0)
  390. printf("\n ");
  391. printf(" %08lX%s",
  392. info->start[i], info->protect[i] ? " (RO) " : " ");
  393. #endif
  394. }
  395. putc('\n');
  396. return;
  397. }
  398. /*
  399. * flash_erase - Erase SMI flash
  400. *
  401. * Erase SMI flash
  402. */
  403. int flash_erase(flash_info_t *info, int s_first, int s_last)
  404. {
  405. int rcode = 0;
  406. int prot = 0;
  407. flash_sect_t sect;
  408. if ((s_first < 0) || (s_first > s_last)) {
  409. puts("- no sectors to erase\n");
  410. return 1;
  411. }
  412. for (sect = s_first; sect <= s_last; ++sect) {
  413. if (info->protect[sect])
  414. prot++;
  415. }
  416. if (prot) {
  417. printf("- Warning: %d protected sectors will not be erased!\n",
  418. prot);
  419. } else {
  420. putc('\n');
  421. }
  422. for (sect = s_first; sect <= s_last; sect++) {
  423. if (info->protect[sect] == 0) {
  424. if (smi_sector_erase(info, sect))
  425. rcode = 1;
  426. else
  427. putc('.');
  428. }
  429. }
  430. puts(" done\n");
  431. return rcode;
  432. }
  433. #endif