cpu.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <tsec.h>
  32. #include <netdev.h>
  33. #include <asm/cache.h>
  34. #include <asm/io.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. struct cpu_type cpu_type_list [] = {
  37. CPU_TYPE_ENTRY(8533, 8533),
  38. CPU_TYPE_ENTRY(8533, 8533_E),
  39. CPU_TYPE_ENTRY(8536, 8536),
  40. CPU_TYPE_ENTRY(8536, 8536_E),
  41. CPU_TYPE_ENTRY(8540, 8540),
  42. CPU_TYPE_ENTRY(8541, 8541),
  43. CPU_TYPE_ENTRY(8541, 8541_E),
  44. CPU_TYPE_ENTRY(8543, 8543),
  45. CPU_TYPE_ENTRY(8543, 8543_E),
  46. CPU_TYPE_ENTRY(8544, 8544),
  47. CPU_TYPE_ENTRY(8544, 8544_E),
  48. CPU_TYPE_ENTRY(8545, 8545),
  49. CPU_TYPE_ENTRY(8545, 8545_E),
  50. CPU_TYPE_ENTRY(8547, 8547_E),
  51. CPU_TYPE_ENTRY(8548, 8548),
  52. CPU_TYPE_ENTRY(8548, 8548_E),
  53. CPU_TYPE_ENTRY(8555, 8555),
  54. CPU_TYPE_ENTRY(8555, 8555_E),
  55. CPU_TYPE_ENTRY(8560, 8560),
  56. CPU_TYPE_ENTRY(8567, 8567),
  57. CPU_TYPE_ENTRY(8567, 8567_E),
  58. CPU_TYPE_ENTRY(8568, 8568),
  59. CPU_TYPE_ENTRY(8568, 8568_E),
  60. CPU_TYPE_ENTRY(8572, 8572),
  61. CPU_TYPE_ENTRY(8572, 8572_E),
  62. };
  63. struct cpu_type *identify_cpu(u32 ver)
  64. {
  65. int i;
  66. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
  67. if (cpu_type_list[i].soc_ver == ver)
  68. return &cpu_type_list[i];
  69. return NULL;
  70. }
  71. int checkcpu (void)
  72. {
  73. sys_info_t sysinfo;
  74. uint pvr, svr;
  75. uint fam;
  76. uint ver;
  77. uint major, minor;
  78. struct cpu_type *cpu;
  79. char buf1[32], buf2[32];
  80. #ifdef CONFIG_DDR_CLK_FREQ
  81. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  82. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  83. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  84. #else
  85. u32 ddr_ratio = 0;
  86. #endif
  87. svr = get_svr();
  88. ver = SVR_SOC_VER(svr);
  89. major = SVR_MAJ(svr);
  90. #ifdef CONFIG_MPC8536
  91. major &= 0x7; /* the msb of this nibble is a mfg code */
  92. #endif
  93. minor = SVR_MIN(svr);
  94. #if (CONFIG_NUM_CPUS > 1)
  95. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  96. printf("CPU%d: ", pic->whoami);
  97. #else
  98. puts("CPU: ");
  99. #endif
  100. cpu = identify_cpu(ver);
  101. if (cpu) {
  102. puts(cpu->name);
  103. if (IS_E_PROCESSOR(svr))
  104. puts("E");
  105. } else {
  106. puts("Unknown");
  107. }
  108. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  109. pvr = get_pvr();
  110. fam = PVR_FAM(pvr);
  111. ver = PVR_VER(pvr);
  112. major = PVR_MAJ(pvr);
  113. minor = PVR_MIN(pvr);
  114. printf("Core: ");
  115. switch (fam) {
  116. case PVR_FAM(PVR_85xx):
  117. puts("E500");
  118. break;
  119. default:
  120. puts("Unknown");
  121. break;
  122. }
  123. if (PVR_MEM(pvr) == 0x03)
  124. puts("MC");
  125. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  126. get_sys_info(&sysinfo);
  127. puts("Clock Configuration:\n");
  128. printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
  129. printf("CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  130. switch (ddr_ratio) {
  131. case 0x0:
  132. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  133. strmhz(buf1, sysinfo.freqDDRBus/2),
  134. strmhz(buf2, sysinfo.freqDDRBus));
  135. break;
  136. case 0x7:
  137. printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
  138. strmhz(buf1, sysinfo.freqDDRBus/2),
  139. strmhz(buf2, sysinfo.freqDDRBus));
  140. break;
  141. default:
  142. printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
  143. strmhz(buf1, sysinfo.freqDDRBus/2),
  144. strmhz(buf2, sysinfo.freqDDRBus));
  145. break;
  146. }
  147. if (sysinfo.freqLocalBus > LCRR_CLKDIV)
  148. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  149. else
  150. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  151. sysinfo.freqLocalBus);
  152. #ifdef CONFIG_CPM2
  153. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  154. #endif
  155. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  156. return 0;
  157. }
  158. /* ------------------------------------------------------------------------- */
  159. int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
  160. {
  161. uint pvr;
  162. uint ver;
  163. unsigned long val, msr;
  164. pvr = get_pvr();
  165. ver = PVR_VER(pvr);
  166. if (ver & 1){
  167. /* e500 v2 core has reset control register */
  168. volatile unsigned int * rstcr;
  169. rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
  170. *rstcr = 0x2; /* HRESET_REQ */
  171. udelay(100);
  172. }
  173. /*
  174. * Fallthrough if the code above failed
  175. * Initiate hard reset in debug control register DBCR0
  176. * Make sure MSR[DE] = 1
  177. */
  178. msr = mfmsr ();
  179. msr |= MSR_DE;
  180. mtmsr (msr);
  181. val = mfspr(DBCR0);
  182. val |= 0x70000000;
  183. mtspr(DBCR0,val);
  184. return 1;
  185. }
  186. /*
  187. * Get timebase clock frequency
  188. */
  189. unsigned long get_tbclk (void)
  190. {
  191. return (gd->bus_clk + 4UL)/8UL;
  192. }
  193. #if defined(CONFIG_WATCHDOG)
  194. void
  195. watchdog_reset(void)
  196. {
  197. int re_enable = disable_interrupts();
  198. reset_85xx_watchdog();
  199. if (re_enable) enable_interrupts();
  200. }
  201. void
  202. reset_85xx_watchdog(void)
  203. {
  204. /*
  205. * Clear TSR(WIS) bit by writing 1
  206. */
  207. unsigned long val;
  208. val = mfspr(SPRN_TSR);
  209. val |= TSR_WIS;
  210. mtspr(SPRN_TSR, val);
  211. }
  212. #endif /* CONFIG_WATCHDOG */
  213. #if defined(CONFIG_DDR_ECC)
  214. void dma_init(void) {
  215. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  216. dma->satr0 = 0x02c40000;
  217. dma->datr0 = 0x02c40000;
  218. dma->sr0 = 0xfffffff; /* clear any errors */
  219. asm("sync; isync; msync");
  220. return;
  221. }
  222. uint dma_check(void) {
  223. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  224. volatile uint status = dma->sr0;
  225. /* While the channel is busy, spin */
  226. while((status & 4) == 4) {
  227. status = dma->sr0;
  228. }
  229. /* clear MR0[CS] channel start bit */
  230. dma->mr0 &= 0x00000001;
  231. asm("sync;isync;msync");
  232. if (status != 0) {
  233. printf ("DMA Error: status = %x\n", status);
  234. }
  235. return status;
  236. }
  237. int dma_xfer(void *dest, uint count, void *src) {
  238. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  239. dma->dar0 = (uint) dest;
  240. dma->sar0 = (uint) src;
  241. dma->bcr0 = count;
  242. dma->mr0 = 0xf000004;
  243. asm("sync;isync;msync");
  244. dma->mr0 = 0xf000005;
  245. asm("sync;isync;msync");
  246. return dma_check();
  247. }
  248. #endif
  249. /*
  250. * Configures a UPM. The function requires the respective MxMR to be set
  251. * before calling this function. "size" is the number or entries, not a sizeof.
  252. */
  253. void upmconfig (uint upm, uint * table, uint size)
  254. {
  255. int i, mdr, mad, old_mad = 0;
  256. volatile u32 *mxmr;
  257. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  258. volatile u32 *brp,*orp;
  259. volatile u8* dummy = NULL;
  260. int upmmask;
  261. switch (upm) {
  262. case UPMA:
  263. mxmr = &lbc->mamr;
  264. upmmask = BR_MS_UPMA;
  265. break;
  266. case UPMB:
  267. mxmr = &lbc->mbmr;
  268. upmmask = BR_MS_UPMB;
  269. break;
  270. case UPMC:
  271. mxmr = &lbc->mcmr;
  272. upmmask = BR_MS_UPMC;
  273. break;
  274. default:
  275. printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
  276. hang();
  277. }
  278. /* Find the address for the dummy write transaction */
  279. for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
  280. i++, brp += 2, orp += 2) {
  281. /* Look for a valid BR with selected UPM */
  282. if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
  283. dummy = (volatile u8*)(in_be32(brp) & BR_BA);
  284. break;
  285. }
  286. }
  287. if (i == 8) {
  288. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  289. hang();
  290. }
  291. for (i = 0; i < size; i++) {
  292. /* 1 */
  293. out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
  294. /* 2 */
  295. out_be32(&lbc->mdr, table[i]);
  296. /* 3 */
  297. mdr = in_be32(&lbc->mdr);
  298. /* 4 */
  299. *(volatile u8 *)dummy = 0;
  300. /* 5 */
  301. do {
  302. mad = in_be32(mxmr) & MxMR_MAD_MSK;
  303. } while (mad <= old_mad && !(!mad && i == (size-1)));
  304. old_mad = mad;
  305. }
  306. out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
  307. }
  308. /*
  309. * Initializes on-chip ethernet controllers.
  310. * to override, implement board_eth_init()
  311. */
  312. int cpu_eth_init(bd_t *bis)
  313. {
  314. #if defined(CONFIG_ETHER_ON_FCC)
  315. fec_initialize(bis);
  316. #endif
  317. #if defined(CONFIG_UEC_ETH1)
  318. uec_initialize(0);
  319. #endif
  320. #if defined(CONFIG_UEC_ETH2)
  321. uec_initialize(1);
  322. #endif
  323. #if defined(CONFIG_UEC_ETH3)
  324. uec_initialize(2);
  325. #endif
  326. #if defined(CONFIG_UEC_ETH4)
  327. uec_initialize(3);
  328. #endif
  329. #if defined(CONFIG_UEC_ETH5)
  330. uec_initialize(4);
  331. #endif
  332. #if defined(CONFIG_UEC_ETH6)
  333. uec_initialize(5);
  334. #endif
  335. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
  336. tsec_standard_init(bis);
  337. #endif
  338. return 0;
  339. }