omap4.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Authors:
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * Derived from OMAP3 work by
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <x0khasim@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef _OMAP4_H_
  31. #define _OMAP4_H_
  32. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  33. #include <asm/types.h>
  34. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  35. /*
  36. * L4 Peripherals - L4 Wakeup and L4 Core now
  37. */
  38. #define OMAP44XX_L4_CORE_BASE 0x4A000000
  39. #define OMAP44XX_L4_WKUP_BASE 0x4A300000
  40. #define OMAP44XX_L4_PER_BASE 0x48000000
  41. #define OMAP44XX_DRAM_ADDR_SPACE_START 0x80000000
  42. #define OMAP44XX_DRAM_ADDR_SPACE_END 0xD0000000
  43. /* CONTROL */
  44. #define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000)
  45. #define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000)
  46. #define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000)
  47. /* CONTROL_ID_CODE */
  48. #define CONTROL_ID_CODE 0x4A002204
  49. #define OMAP4_CONTROL_ID_CODE_ES1_0 0x0B85202F
  50. #define OMAP4_CONTROL_ID_CODE_ES2_0 0x1B85202F
  51. #define OMAP4_CONTROL_ID_CODE_ES2_1 0x3B95C02F
  52. #define OMAP4_CONTROL_ID_CODE_ES2_2 0x4B95C02F
  53. #define OMAP4_CONTROL_ID_CODE_ES2_3 0x6B95C02F
  54. /* UART */
  55. #define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000)
  56. #define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000)
  57. #define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000)
  58. /* General Purpose Timers */
  59. #define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000)
  60. #define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000)
  61. #define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000)
  62. /* Watchdog Timer2 - MPU watchdog */
  63. #define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000)
  64. /* 32KTIMER */
  65. #define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000)
  66. /* GPMC */
  67. #define OMAP44XX_GPMC_BASE 0x50000000
  68. /* DMM */
  69. #define OMAP44XX_DMM_BASE 0x4E000000
  70. #define DMM_LISA_MAP_BASE (OMAP44XX_DMM_BASE + 0x40)
  71. #define DMM_LISA_MAP_SYS_SIZE_MASK (7 << 20)
  72. #define DMM_LISA_MAP_SYS_SIZE_SHIFT 20
  73. #define DMM_LISA_MAP_SYS_ADDR_MASK (0xFF << 24)
  74. /*
  75. * Hardware Register Details
  76. */
  77. /* Watchdog Timer */
  78. #define WD_UNLOCK1 0xAAAA
  79. #define WD_UNLOCK2 0x5555
  80. /* GP Timer */
  81. #define TCLR_ST (0x1 << 0)
  82. #define TCLR_AR (0x1 << 1)
  83. #define TCLR_PRE (0x1 << 5)
  84. /*
  85. * PRCM
  86. */
  87. /* PRM */
  88. #define PRM_BASE 0x4A306000
  89. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  90. #define PRM_RSTCTRL PRM_DEVICE_BASE
  91. #define PRM_RSTCTRL_RESET 0x01
  92. #ifndef __ASSEMBLY__
  93. struct s32ktimer {
  94. unsigned char res[0x10];
  95. unsigned int s32k_cr; /* 0x10 */
  96. };
  97. #endif /* __ASSEMBLY__ */
  98. /*
  99. * Non-secure SRAM Addresses
  100. * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
  101. * at 0x40304000(EMU base) so that our code works for both EMU and GP
  102. */
  103. #define NON_SECURE_SRAM_START 0x40304000
  104. #define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
  105. /* base address for indirect vectors (internal boot mode) */
  106. #define SRAM_ROM_VECT_BASE 0x4030D000
  107. /* Temporary SRAM stack used while low level init is done */
  108. #define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END
  109. #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
  110. /* SRAM scratch space entries */
  111. #define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR
  112. /* Silicon revisions */
  113. #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
  114. #define OMAP4430_ES1_0 0x44300100
  115. #define OMAP4430_ES2_0 0x44300200
  116. #define OMAP4430_ES2_1 0x44300210
  117. #define OMAP4430_ES2_2 0x44300220
  118. #define OMAP4430_ES2_3 0x44300230
  119. #endif