pci.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*-----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1995
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +-----------------------------------------------------------------------------*/
  21. /*
  22. * Adapted for PIP405 03.07.01
  23. * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
  24. *
  25. * TODO: Clean-up
  26. */
  27. #include <common.h>
  28. #include <pci.h>
  29. #include "isa.h"
  30. #ifdef CONFIG_405GP
  31. #ifdef CONFIG_PCI
  32. #undef DEBUG
  33. #include "piix4_pci.h"
  34. #include "pci_parts.h"
  35. void pci_pip405_write_regs(struct pci_controller *hose, pci_dev_t dev,
  36. struct pci_config_table *entry)
  37. {
  38. struct pci_pip405_config_entry *table;
  39. int i;
  40. table = (struct pci_pip405_config_entry*) entry->priv[0];
  41. for (i=0; table[i].width; i++)
  42. {
  43. #ifdef DEBUG
  44. printf("Reg 0x%02X Value 0x%08lX Width %02d written\n",
  45. table[i].index, table[i].val, table[i].width);
  46. #endif
  47. switch(table[i].width)
  48. {
  49. case 1: pci_hose_write_config_byte(hose, dev, table[i].index, table[i].val); break;
  50. case 2: pci_hose_write_config_word(hose, dev, table[i].index, table[i].val); break;
  51. case 4: pci_hose_write_config_dword(hose, dev, table[i].index, table[i].val); break;
  52. }
  53. }
  54. }
  55. static void pci_pip405_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
  56. {
  57. unsigned char int_line = 0xff;
  58. /*
  59. * Write pci interrupt line register
  60. */
  61. if(PCI_DEV(dev)==0) /* Device0 = PPC405 -> skip */
  62. return;
  63. if(PCI_FUNC(dev)==0)
  64. {
  65. /* assuming all function 0 are using their INTA# Pin*/
  66. int_line=PCI_IRQ_VECTOR(dev);
  67. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE, int_line);
  68. #ifdef DEBUG
  69. printf("Fixup IRQ: dev %d (%x) int line %d 0x%x\n",
  70. PCI_DEV(dev),dev,int_line,int_line);
  71. #endif
  72. }
  73. }
  74. extern void pci_405gp_init(struct pci_controller *hose);
  75. static struct pci_controller hose = {
  76. config_table: pci_pip405_config_table,
  77. fixup_irq: pci_pip405_fixup_irq,
  78. };
  79. void pci_init_board(void)
  80. {
  81. /*we want the ptrs to RAM not flash (ie don't use init list)*/
  82. hose.fixup_irq = pci_pip405_fixup_irq;
  83. hose.config_table = pci_pip405_config_table;
  84. pci_405gp_init(&hose);
  85. }
  86. #endif /* CONFIG_PCI */
  87. #endif /* CONFIG_405GP */