cpu_init.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <asm/io.h>
  34. #include <asm/cache.h>
  35. #include <asm/mmu.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_serdes.h>
  38. #include "mp.h"
  39. #ifdef CONFIG_SYS_QE_FW_IN_NAND
  40. #include <nand.h>
  41. #include <errno.h>
  42. #endif
  43. DECLARE_GLOBAL_DATA_PTR;
  44. extern void srio_init(void);
  45. #ifdef CONFIG_QE
  46. extern qe_iop_conf_t qe_iop_conf_tab[];
  47. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  48. int open_drain, int assign);
  49. extern void qe_init(uint qe_base);
  50. extern void qe_reset(void);
  51. static void config_qe_ioports(void)
  52. {
  53. u8 port, pin;
  54. int dir, open_drain, assign;
  55. int i;
  56. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  57. port = qe_iop_conf_tab[i].port;
  58. pin = qe_iop_conf_tab[i].pin;
  59. dir = qe_iop_conf_tab[i].dir;
  60. open_drain = qe_iop_conf_tab[i].open_drain;
  61. assign = qe_iop_conf_tab[i].assign;
  62. qe_config_iopin(port, pin, dir, open_drain, assign);
  63. }
  64. }
  65. #endif
  66. #ifdef CONFIG_CPM2
  67. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  68. {
  69. int portnum;
  70. for (portnum = 0; portnum < 4; portnum++) {
  71. uint pmsk = 0,
  72. ppar = 0,
  73. psor = 0,
  74. pdir = 0,
  75. podr = 0,
  76. pdat = 0;
  77. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  78. iop_conf_t *eiopc = iopc + 32;
  79. uint msk = 1;
  80. /*
  81. * NOTE:
  82. * index 0 refers to pin 31,
  83. * index 31 refers to pin 0
  84. */
  85. while (iopc < eiopc) {
  86. if (iopc->conf) {
  87. pmsk |= msk;
  88. if (iopc->ppar)
  89. ppar |= msk;
  90. if (iopc->psor)
  91. psor |= msk;
  92. if (iopc->pdir)
  93. pdir |= msk;
  94. if (iopc->podr)
  95. podr |= msk;
  96. if (iopc->pdat)
  97. pdat |= msk;
  98. }
  99. msk <<= 1;
  100. iopc++;
  101. }
  102. if (pmsk != 0) {
  103. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  104. uint tpmsk = ~pmsk;
  105. /*
  106. * the (somewhat confused) paragraph at the
  107. * bottom of page 35-5 warns that there might
  108. * be "unknown behaviour" when programming
  109. * PSORx and PDIRx, if PPARx = 1, so I
  110. * decided this meant I had to disable the
  111. * dedicated function first, and enable it
  112. * last.
  113. */
  114. iop->ppar &= tpmsk;
  115. iop->psor = (iop->psor & tpmsk) | psor;
  116. iop->podr = (iop->podr & tpmsk) | podr;
  117. iop->pdat = (iop->pdat & tpmsk) | pdat;
  118. iop->pdir = (iop->pdir & tpmsk) | pdir;
  119. iop->ppar |= ppar;
  120. }
  121. }
  122. }
  123. #endif
  124. #ifdef CONFIG_SYS_FSL_CPC
  125. static void enable_cpc(void)
  126. {
  127. int i;
  128. u32 size = 0;
  129. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  130. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  131. u32 cpccfg0 = in_be32(&cpc->cpccfg0);
  132. size += CPC_CFG0_SZ_K(cpccfg0);
  133. #ifdef CONFIG_RAMBOOT_PBL
  134. if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
  135. /* find and disable LAW of SRAM */
  136. struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
  137. if (law.index == -1) {
  138. printf("\nFatal error happened\n");
  139. return;
  140. }
  141. disable_law(law.index);
  142. clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
  143. out_be32(&cpc->cpccsr0, 0);
  144. out_be32(&cpc->cpcsrcr0, 0);
  145. }
  146. #endif
  147. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
  148. setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
  149. #endif
  150. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
  151. setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
  152. #endif
  153. out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
  154. /* Read back to sync write */
  155. in_be32(&cpc->cpccsr0);
  156. }
  157. printf("Corenet Platform Cache: %d KB enabled\n", size);
  158. }
  159. void invalidate_cpc(void)
  160. {
  161. int i;
  162. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  163. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  164. /* skip CPC when it used as all SRAM */
  165. if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
  166. continue;
  167. /* Flash invalidate the CPC and clear all the locks */
  168. out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
  169. while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
  170. ;
  171. }
  172. }
  173. #else
  174. #define enable_cpc()
  175. #define invalidate_cpc()
  176. #endif /* CONFIG_SYS_FSL_CPC */
  177. /*
  178. * Breathe some life into the CPU...
  179. *
  180. * Set up the memory map
  181. * initialize a bunch of registers
  182. */
  183. #ifdef CONFIG_FSL_CORENET
  184. static void corenet_tb_init(void)
  185. {
  186. volatile ccsr_rcpm_t *rcpm =
  187. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  188. volatile ccsr_pic_t *pic =
  189. (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  190. u32 whoami = in_be32(&pic->whoami);
  191. /* Enable the timebase register for this core */
  192. out_be32(&rcpm->ctbenrl, (1 << whoami));
  193. }
  194. #endif
  195. void cpu_init_f (void)
  196. {
  197. extern void m8560_cpm_reset (void);
  198. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  199. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  200. #endif
  201. #ifdef CONFIG_MPC8548
  202. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  203. uint svr = get_svr();
  204. /*
  205. * CPU2 errata workaround: A core hang possible while executing
  206. * a msync instruction and a snoopable transaction from an I/O
  207. * master tagged to make quick forward progress is present.
  208. * Fixed in silicon rev 2.1.
  209. */
  210. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  211. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  212. #endif
  213. disable_tlb(14);
  214. disable_tlb(15);
  215. #ifdef CONFIG_CPM2
  216. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  217. #endif
  218. init_early_memctl_regs();
  219. #if defined(CONFIG_CPM2)
  220. m8560_cpm_reset();
  221. #endif
  222. #ifdef CONFIG_QE
  223. /* Config QE ioports */
  224. config_qe_ioports();
  225. #endif
  226. #if defined(CONFIG_FSL_DMA)
  227. dma_init();
  228. #endif
  229. #ifdef CONFIG_FSL_CORENET
  230. corenet_tb_init();
  231. #endif
  232. init_used_tlb_cams();
  233. /* Invalidate the CPC before DDR gets enabled */
  234. invalidate_cpc();
  235. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  236. /* set DCSRCR so that DCSR space is 1G */
  237. setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
  238. in_be32(&gur->dcsrcr);
  239. #endif
  240. }
  241. /* Implement a dummy function for those platforms w/o SERDES */
  242. static void __fsl_serdes__init(void)
  243. {
  244. return ;
  245. }
  246. __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
  247. /*
  248. * Initialize L2 as cache.
  249. *
  250. * The newer 8548, etc, parts have twice as much cache, but
  251. * use the same bit-encoding as the older 8555, etc, parts.
  252. *
  253. */
  254. int cpu_init_r(void)
  255. {
  256. #ifdef CONFIG_SYS_LBC_LCRR
  257. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  258. #endif
  259. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
  260. flush_dcache();
  261. mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
  262. sync();
  263. #endif
  264. puts ("L2: ");
  265. #if defined(CONFIG_L2_CACHE)
  266. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  267. volatile uint cache_ctl;
  268. uint svr, ver;
  269. uint l2srbar;
  270. u32 l2siz_field;
  271. svr = get_svr();
  272. ver = SVR_SOC_VER(svr);
  273. asm("msync;isync");
  274. cache_ctl = l2cache->l2ctl;
  275. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  276. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  277. /* Clear L2 SRAM memory-mapped base address */
  278. out_be32(&l2cache->l2srbar0, 0x0);
  279. out_be32(&l2cache->l2srbar1, 0x0);
  280. /* set MBECCDIS=0, SBECCDIS=0 */
  281. clrbits_be32(&l2cache->l2errdis,
  282. (MPC85xx_L2ERRDIS_MBECC |
  283. MPC85xx_L2ERRDIS_SBECC));
  284. /* set L2E=0, L2SRAM=0 */
  285. clrbits_be32(&l2cache->l2ctl,
  286. (MPC85xx_L2CTL_L2E |
  287. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  288. }
  289. #endif
  290. l2siz_field = (cache_ctl >> 28) & 0x3;
  291. switch (l2siz_field) {
  292. case 0x0:
  293. printf(" unknown size (0x%08x)\n", cache_ctl);
  294. return -1;
  295. break;
  296. case 0x1:
  297. if (ver == SVR_8540 || ver == SVR_8560 ||
  298. ver == SVR_8541 || ver == SVR_8541_E ||
  299. ver == SVR_8555 || ver == SVR_8555_E) {
  300. puts("128 KB ");
  301. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  302. cache_ctl = 0xc4000000;
  303. } else {
  304. puts("256 KB ");
  305. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  306. }
  307. break;
  308. case 0x2:
  309. if (ver == SVR_8540 || ver == SVR_8560 ||
  310. ver == SVR_8541 || ver == SVR_8541_E ||
  311. ver == SVR_8555 || ver == SVR_8555_E) {
  312. puts("256 KB ");
  313. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  314. cache_ctl = 0xc8000000;
  315. } else {
  316. puts ("512 KB ");
  317. /* set L2E=1, L2I=1, & L2SRAM=0 */
  318. cache_ctl = 0xc0000000;
  319. }
  320. break;
  321. case 0x3:
  322. puts("1024 KB ");
  323. /* set L2E=1, L2I=1, & L2SRAM=0 */
  324. cache_ctl = 0xc0000000;
  325. break;
  326. }
  327. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  328. puts("already enabled");
  329. l2srbar = l2cache->l2srbar0;
  330. #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
  331. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  332. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  333. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  334. l2cache->l2srbar0 = l2srbar;
  335. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  336. }
  337. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  338. puts("\n");
  339. } else {
  340. asm("msync;isync");
  341. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  342. asm("msync;isync");
  343. puts("enabled\n");
  344. }
  345. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  346. if ((SVR_SOC_VER(get_svr()) == SVR_P2040) ||
  347. (SVR_SOC_VER(get_svr()) == SVR_P2040_E)) {
  348. puts("N/A\n");
  349. goto skip_l2;
  350. }
  351. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  352. /* invalidate the L2 cache */
  353. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  354. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  355. ;
  356. #ifdef CONFIG_SYS_CACHE_STASHING
  357. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  358. mtspr(SPRN_L2CSR1, (32 + 1));
  359. #endif
  360. /* enable the cache */
  361. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  362. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  363. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  364. ;
  365. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  366. }
  367. skip_l2:
  368. #else
  369. puts("disabled\n");
  370. #endif
  371. enable_cpc();
  372. /* needs to be in ram since code uses global static vars */
  373. fsl_serdes_init();
  374. #ifdef CONFIG_SYS_SRIO
  375. srio_init();
  376. #endif
  377. #if defined(CONFIG_MP)
  378. setup_mp();
  379. #endif
  380. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
  381. {
  382. void *p;
  383. p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
  384. setbits_be32(p, 1 << (31 - 14));
  385. }
  386. #endif
  387. #ifdef CONFIG_SYS_LBC_LCRR
  388. /*
  389. * Modify the CLKDIV field of LCRR register to improve the writing
  390. * speed for NOR flash.
  391. */
  392. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  393. __raw_readl(&lbc->lcrr);
  394. isync();
  395. #endif
  396. #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
  397. {
  398. ccsr_usb_phy_t *usb_phy1 =
  399. (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
  400. out_be32(&usb_phy1->usb_enable_override,
  401. CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
  402. }
  403. #endif
  404. #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
  405. {
  406. ccsr_usb_phy_t *usb_phy2 =
  407. (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
  408. out_be32(&usb_phy2->usb_enable_override,
  409. CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
  410. }
  411. #endif
  412. return 0;
  413. }
  414. extern void setup_ivors(void);
  415. void arch_preboot_os(void)
  416. {
  417. u32 msr;
  418. /*
  419. * We are changing interrupt offsets and are about to boot the OS so
  420. * we need to make sure we disable all async interrupts. EE is already
  421. * disabled by the time we get called.
  422. */
  423. msr = mfmsr();
  424. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  425. mtmsr(msr);
  426. setup_ivors();
  427. }
  428. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  429. int sata_initialize(void)
  430. {
  431. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  432. return __sata_initialize();
  433. return 1;
  434. }
  435. #endif
  436. void cpu_secondary_init_r(void)
  437. {
  438. #ifdef CONFIG_QE
  439. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  440. #ifdef CONFIG_SYS_QE_FW_IN_NAND
  441. int ret;
  442. size_t fw_length = CONFIG_SYS_QE_FW_LENGTH;
  443. /* load QE firmware from NAND flash to DDR first */
  444. ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FW_IN_NAND,
  445. &fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
  446. if (ret && ret == -EUCLEAN) {
  447. printf ("NAND read for QE firmware at offset %x failed %d\n",
  448. CONFIG_SYS_QE_FW_IN_NAND, ret);
  449. }
  450. #endif
  451. qe_init(qe_base);
  452. qe_reset();
  453. #endif
  454. }