PN62.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8240 1
  35. #define CONFIG_PN62 1
  36. #define CONFIG_CONS_INDEX 1
  37. /*
  38. * Command line configuration.
  39. */
  40. #include <config_cmd_default.h>
  41. #define CONFIG_CMD_PCI
  42. #define CONFIG_CMD_BSP
  43. #undef CONFIG_CMD_AUTOSCRIPT
  44. #undef CONFIG_CMD_LOADS
  45. #undef CONFIG_CMD_ENV
  46. #undef CONFIG_CMD_FLASH
  47. #undef CONFIG_CMD_IMLS
  48. #define CONFIG_BAUDRATE 19200 /* console baudrate */
  49. #define CONFIG_BOOTDELAY 1 /* autoboot after n seconds */
  50. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  51. #define CONFIG_SERVERIP 10.0.0.201
  52. #define CONFIG_IPADDR 10.0.0.200
  53. #define CONFIG_ROOTPATH /opt/eldk/ppc_82xx
  54. #define CONFIG_NETMASK 255.255.255.0
  55. #undef CONFIG_BOOTARGS
  56. #if 0
  57. /* Boot Linux with NFS root filesystem */
  58. #define CONFIG_BOOTCOMMAND \
  59. "setenv verify y;" \
  60. "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
  61. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  62. "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
  63. "loadp 100000; bootm"
  64. /* "tftpboot 100000 uImage; bootm" */
  65. #else
  66. /* Boot Linux with RAMdisk based filesystem (initrd, BusyBox) */
  67. #define CONFIG_BOOTCOMMAND \
  68. "setenv verify n;" \
  69. "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
  70. "root=/dev/ram rw " \
  71. "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
  72. "loadp 200000; bootm"
  73. #endif
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CFG_LONGHELP 1 /* undef to save memory */
  78. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  79. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  80. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  81. #define CFG_MAXARGS 16 /* max number of command args */
  82. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  83. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  84. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  85. #define CONFIG_PRAM 1024 /* reserve 1 MB protected RAM */
  86. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
  87. #define CONFIG_HAS_ETH1 1 /* add support for eth1addr */
  88. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  89. /*
  90. * PCI stuff
  91. */
  92. #define CONFIG_PCI /* include pci support */
  93. #define CONFIG_PCI_PNP /* we need Plug 'n Play */
  94. #if 0
  95. #define CONFIG_PCI_SCAN_SHOW /* show PCI auto-scan at boot */
  96. #endif
  97. /*
  98. * Networking stuff
  99. */
  100. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  101. #define CONFIG_PCNET /* there are 2 AMD PCnet 79C973 */
  102. #define CONFIG_PCNET_79C973
  103. #define _IO_BASE 0xfe000000 /* points to PCI I/O space */
  104. /*
  105. * Start addresses for the final memory configuration
  106. * (Set up by the startup code)
  107. * Please note that CFG_SDRAM_BASE _must_ start at 0
  108. */
  109. #define CFG_SDRAM_BASE 0x00000000
  110. #define CFG_MAX_RAM_SIZE 0x10000000
  111. #define CFG_RESET_ADDRESS 0xfff00100
  112. #undef CFG_RAMBOOT
  113. #define CFG_MONITOR_LEN 0x00030000
  114. #define CFG_MONITOR_BASE TEXT_BASE
  115. /*#define CFG_GBL_DATA_SIZE 256*/
  116. #define CFG_GBL_DATA_SIZE 128
  117. #define CFG_INIT_RAM_ADDR 0x40000000
  118. #define CFG_INIT_RAM_END 0x1000
  119. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  120. #define CFG_NO_FLASH 1 /* There is no FLASH memory */
  121. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  122. #define CFG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
  123. #define CFG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  124. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  125. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  126. #define CFG_MEMTEST_END 0x01f00000 /* 0 ... 32 MB in DRAM */
  127. /*
  128. * Serial port configuration
  129. */
  130. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  131. #define CFG_NS16550
  132. #define CFG_NS16550_SERIAL
  133. #define CFG_NS16550_REG_SIZE 1
  134. #define CFG_NS16550_CLK 1843200
  135. #define CFG_NS16550_COM1 0xff800008
  136. #define CFG_NS16550_COM2 0xff800000
  137. /*
  138. * Low Level Configuration Settings
  139. * (address mappings, register initial values, etc.)
  140. * You should know what you are doing if you make changes here.
  141. */
  142. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  143. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
  144. #define CFG_EUMB_ADDR 0xFCE00000
  145. /* MCCR1 */
  146. #define CFG_ROMNAL 3 /* rom/flash next access time */
  147. #define CFG_ROMFAL 7 /* rom/flash access time */
  148. /* MCCR2 */
  149. #define CFG_ASRISE 6 /* ASRISE in clocks */
  150. #define CFG_ASFALL 12 /* ASFALL in clocks */
  151. #define CFG_REFINT 5600 /* REFINT in clocks */
  152. /* MCCR3 */
  153. #define CFG_BSTOPRE 0x3cf /* Burst To Precharge */
  154. #define CFG_REFREC 2 /* Refresh to activate interval */
  155. #define CFG_RDLAT 3 /* data latency from read command */
  156. /* MCCR4 */
  157. #define CFG_PRETOACT 1 /* Precharge to activate interval */
  158. #define CFG_ACTTOPRE 3 /* Activate to Precharge interval */
  159. #define CFG_ACTORW 2 /* Activate to R/W */
  160. #define CFG_SDMODE_CAS_LAT 2 /* SDMODE CAS latency */
  161. #define CFG_SDMODE_WRAP 0 /* SDMODE Wrap type */
  162. #define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
  163. #define CFG_REGISTERD_TYPE_BUFFER 1
  164. /* Memory bank settings:
  165. *
  166. * only bits 20-29 are actually used from these vales to set the
  167. * start/qend address the upper two bits will be 0, and the lower 20
  168. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  169. * end address
  170. */
  171. #define CFG_BANK0_START 0x00000000
  172. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  173. #define CFG_BANK0_ENABLE 1
  174. #define CFG_BANK1_START 0x00000000
  175. #define CFG_BANK1_END 0x00000000
  176. #define CFG_BANK1_ENABLE 0
  177. #define CFG_BANK2_START 0x00000000
  178. #define CFG_BANK2_END 0x00000000
  179. #define CFG_BANK2_ENABLE 0
  180. #define CFG_BANK3_START 0x00000000
  181. #define CFG_BANK3_END 0x00000000
  182. #define CFG_BANK3_ENABLE 0
  183. #define CFG_BANK4_START 0x00000000
  184. #define CFG_BANK4_END 0x00000000
  185. #define CFG_BANK4_ENABLE 0
  186. #define CFG_BANK5_START 0x00000000
  187. #define CFG_BANK5_END 0x00000000
  188. #define CFG_BANK5_ENABLE 0
  189. #define CFG_BANK6_START 0x00000000
  190. #define CFG_BANK6_END 0x00000000
  191. #define CFG_BANK6_ENABLE 0
  192. #define CFG_BANK7_START 0x00000000
  193. #define CFG_BANK7_END 0x00000000
  194. #define CFG_BANK7_ENABLE 0
  195. /*
  196. * Memory bank enable bitmask, specifying which of the banks defined above
  197. * are actually present. MSB is for bank #7, LSB is for bank #0.
  198. */
  199. #define CFG_BANK_ENABLE 0x01
  200. #define CFG_ODCR 0xff /* configures line driver impedances, */
  201. /* see 8240 book for bit definitions */
  202. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  203. /* currently accessed page in memory */
  204. /* see 8240 book for details */
  205. /* SDRAM 0 - 256MB */
  206. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  207. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  208. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  209. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  210. /* PCI memory space */
  211. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  212. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  213. /* Config addrs, etc */
  214. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  215. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  216. #define CFG_DBAT0L CFG_IBAT0L
  217. #define CFG_DBAT0U CFG_IBAT0U
  218. #define CFG_DBAT1L CFG_IBAT1L
  219. #define CFG_DBAT1U CFG_IBAT1U
  220. #define CFG_DBAT2L CFG_IBAT2L
  221. #define CFG_DBAT2U CFG_IBAT2U
  222. #define CFG_DBAT3L CFG_IBAT3L
  223. #define CFG_DBAT3U CFG_IBAT3U
  224. /*
  225. * For booting Linux, the board info and command line data
  226. * have to be in the first 8 MB of memory, since this is
  227. * the maximum mapped by the Linux kernel during initialization.
  228. */
  229. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  230. /*
  231. * Cache Configuration
  232. */
  233. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  234. #if defined(CONFIG_CMD_KGDB)
  235. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  236. #endif
  237. /*
  238. * Internal Definitions
  239. *
  240. * Boot Flags
  241. */
  242. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  243. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  244. #endif /* __CONFIG_H */