init.S 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor.
  3. * Copyright 2002,2003, Motorola Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <ppc_defs.h>
  25. #include <asm/cache.h>
  26. #include <asm/mmu.h>
  27. #include <config.h>
  28. #include <mpc85xx.h>
  29. /*
  30. * TLB0 and TLB1 Entries
  31. *
  32. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  33. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  34. * these TLB entries are established.
  35. *
  36. * The TLB entries for DDR are dynamically setup in spd_sdram()
  37. * and use TLB1 Entries 8 through 15 as needed according to the
  38. * size of DDR memory.
  39. *
  40. * MAS0: tlbsel, esel, nv
  41. * MAS1: valid, iprot, tid, ts, tsize
  42. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  43. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  44. */
  45. #define entry_start \
  46. mflr r1 ; \
  47. bl 0f ;
  48. #define entry_end \
  49. 0: mflr r0 ; \
  50. mtlr r1 ; \
  51. blr ;
  52. .section .bootpg, "ax"
  53. .globl tlb1_entry
  54. tlb1_entry:
  55. entry_start
  56. /*
  57. * Number of TLB0 and TLB1 entries in the following table
  58. */
  59. .long (2f-1f)/16
  60. 1:
  61. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  62. /*
  63. * TLB0 4K Non-cacheable, guarded
  64. * 0xff700000 4K Initial CCSRBAR mapping
  65. *
  66. * This ends up at a TLB0 Index==0 entry, and must not collide
  67. * with other TLB0 Entries.
  68. */
  69. .long TLB1_MAS0(0, 0, 0)
  70. .long TLB1_MAS1(1, 0, 0, 0, 0)
  71. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
  72. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
  73. #else
  74. #error("Update the number of table entries in tlb1_entry")
  75. #endif
  76. /*
  77. * TLB0 16K Cacheable, non-guarded
  78. * 0xd001_0000 16K Temporary Global data for initialization
  79. *
  80. * Use four 4K TLB0 entries. These entries must be cacheable
  81. * as they provide the bootstrap memory before the memory
  82. * controler and real memory have been configured.
  83. *
  84. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  85. * and must not collide with other TLB0 entries.
  86. */
  87. .long TLB1_MAS0(0, 0, 0)
  88. .long TLB1_MAS1(1, 0, 0, 0, 0)
  89. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR), 0,0,0,0,0,0,0,0)
  90. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR), 0,0,0,0,0,1,0,1,0,1)
  91. .long TLB1_MAS0(0, 0, 0)
  92. .long TLB1_MAS1(1, 0, 0, 0, 0)
  93. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  94. 0,0,0,0,0,0,0,0)
  95. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  96. 0,0,0,0,0,1,0,1,0,1)
  97. .long TLB1_MAS0(0, 0, 0)
  98. .long TLB1_MAS1(1, 0, 0, 0, 0)
  99. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  100. 0,0,0,0,0,0,0,0)
  101. .long TLB1_MAS3(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  102. 0,0,0,0,0,1,0,1,0,1)
  103. .long TLB1_MAS0(0, 0, 0)
  104. .long TLB1_MAS1(1, 0, 0, 0, 0)
  105. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  106. 0,0,0,0,0,0,0,0)
  107. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  108. 0,0,0,0,0,1,0,1,0,1)
  109. /* TLB 1 Initializations */
  110. /*
  111. * TLBe 0: 16M Non-cacheable, guarded
  112. * 0xff000000 16M FLASH (upper half)
  113. * Out of reset this entry is only 4K.
  114. */
  115. .long TLB1_MAS0(1, 0, 0)
  116. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  117. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE + 0x1000000),
  118. 0,0,0,0,1,0,1,0)
  119. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE + 0x1000000),
  120. 0,0,0,0,0,1,0,1,0,1)
  121. /*
  122. * TLBe 1: 16M Non-cacheable, guarded
  123. * 0xfe000000 16M FLASH (lower half)
  124. */
  125. .long TLB1_MAS0(1, 1, 0)
  126. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  127. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
  128. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
  129. /*
  130. * TLBe 2: 1G Non-cacheable, guarded
  131. * 0x80000000 512M PCI1 MEM
  132. * 0xa0000000 512M PCIe MEM
  133. */
  134. .long TLB1_MAS0(1, 2, 0)
  135. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
  136. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
  137. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  138. /*
  139. * TLBe 3: 64M Non-cacheable, guarded
  140. * 0xe000_0000 1M CCSRBAR
  141. * 0xe200_0000 8M PCI1 IO
  142. * 0xe280_0000 8M PCIe IO
  143. */
  144. .long TLB1_MAS0(1, 3, 0)
  145. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  146. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  147. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  148. /*
  149. * TLBe 4: 64M Cacheable, non-guarded
  150. * 0xf000_0000 64M LBC SDRAM
  151. */
  152. .long TLB1_MAS0(1, 4, 0)
  153. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  154. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,0,0,0)
  155. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  156. /*
  157. * TLBe 5: 256K Non-cacheable, guarded
  158. * 0xf8000000 32K BCSR
  159. * 0xf8008000 32K PIB (CS4)
  160. * 0xf8010000 32K PIB (CS5)
  161. */
  162. .long TLB1_MAS0(1, 5, 0)
  163. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256K)
  164. .long TLB1_MAS2(E500_TLB_EPN(CFG_BCSR_BASE), 0,0,0,0,1,0,1,0)
  165. .long TLB1_MAS3(E500_TLB_RPN(CFG_BCSR_BASE), 0,0,0,0,0,1,0,1,0,1)
  166. 2:
  167. entry_end
  168. /*
  169. * LAW(Local Access Window) configuration:
  170. *
  171. *0) 0x0000_0000 0x7fff_ffff DDR 2G
  172. *1) 0x8000_0000 0x9fff_ffff PCI1 MEM 512MB
  173. *2) 0xa000_0000 0xbfff_ffff PCIe MEM 512MB
  174. *-) 0xe000_0000 0xe00f_ffff CCSR 1M
  175. *3) 0xe200_0000 0xe27f_ffff PCI1 I/O 8M
  176. *4) 0xe280_0000 0xe2ff_ffff PCIe I/O 8M
  177. *5) 0xc000_0000 0xdfff_ffff SRIO 512MB
  178. *6.a) 0xf000_0000 0xf3ff_ffff SDRAM 64MB
  179. *6.b) 0xf800_0000 0xf800_7fff BCSR 32KB
  180. *6.c) 0xf800_8000 0xf800_ffff PIB (CS4) 32KB
  181. *6.d) 0xf801_0000 0xf801_7fff PIB (CS5) 32KB
  182. *6.e) 0xfe00_0000 0xffff_ffff Flash 32MB
  183. *
  184. *Notes:
  185. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  186. * If flash is 8M at default position (last 8M), no LAW needed.
  187. *
  188. * The defines below are 1-off of the actual LAWAR0 usage.
  189. * So LAWAR3 define uses the LAWAR4 register in the ECM.
  190. */
  191. #define LAWBAR0 0
  192. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  193. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  194. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
  195. #define LAWBAR2 ((CFG_PCIE1_MEM_BASE>>12) & 0xfffff)
  196. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
  197. #define LAWBAR3 ((CFG_PCI1_IO_PHYS>>12) & 0xfffff)
  198. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_8M))
  199. #define LAWBAR4 ((CFG_PCIE1_IO_PHYS>>12) & 0xfffff)
  200. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_8M))
  201. #define LAWBAR5 ((CFG_SRIO_MEM_BASE>>12) & 0xfffff)
  202. #define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
  203. /* LBC window - maps 256M. That's SDRAM, BCSR, PIBs, and Flash */
  204. #define LAWBAR6 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  205. #define LAWAR6 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
  206. .section .bootpg, "ax"
  207. .globl law_entry
  208. law_entry:
  209. entry_start
  210. .long (4f-3f)/8
  211. 3:
  212. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  213. .long LAWBAR4,LAWAR4,LAWBAR5,LAWAR5,LAWBAR6,LAWAR6
  214. 4:
  215. entry_end