vpac270.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Voipac PXA270 configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_VPAC270 1 /* Voipac PXA270 board */
  28. #define CONFIG_SYS_TEXT_BASE 0xa0000000
  29. #ifdef CONFIG_ONENAND
  30. #define CONFIG_SPL
  31. #define CONFIG_SPL_ONENAND_SUPPORT
  32. #define CONFIG_SPL_ONENAND_LOAD_ADDR 0x2000
  33. #define CONFIG_SPL_ONENAND_LOAD_SIZE \
  34. (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
  35. #define CONFIG_SPL_TEXT_BASE 0x5c000000
  36. #define CONFIG_SPL_LDSCRIPT "board/vpac270/u-boot-spl.lds"
  37. #endif
  38. /*
  39. * Environment settings
  40. */
  41. #define CONFIG_ENV_OVERWRITE
  42. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  43. #define CONFIG_ARCH_CPU_INIT
  44. #define CONFIG_BOOTCOMMAND \
  45. "if mmc init && fatload mmc 0 0xa4000000 uImage; then " \
  46. "bootm 0xa4000000; " \
  47. "fi; " \
  48. "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
  49. "bootm 0xa4000000; " \
  50. "fi; " \
  51. "if ide reset && fatload ide 0 0xa4000000 uImage; then " \
  52. "bootm 0xa4000000; " \
  53. "fi; " \
  54. "bootm 0x60000;"
  55. #define CONFIG_EXTRA_ENV_SETTINGS \
  56. "update_onenand=" \
  57. "onenand erase 0x0 0x80000 ; " \
  58. "onenand write 0xa0000000 0x0 0x80000"
  59. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
  60. #define CONFIG_TIMESTAMP
  61. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  62. #define CONFIG_CMDLINE_TAG
  63. #define CONFIG_SETUP_MEMORY_TAGS
  64. #define CONFIG_LZMA /* LZMA compression support */
  65. #define CONFIG_OF_LIBFDT
  66. /*
  67. * Serial Console Configuration
  68. */
  69. #define CONFIG_PXA_SERIAL
  70. #define CONFIG_FFUART 1
  71. #define CONFIG_BAUDRATE 115200
  72. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  73. /*
  74. * Bootloader Components Configuration
  75. */
  76. #include <config_cmd_default.h>
  77. #define CONFIG_CMD_NET
  78. #define CONFIG_CMD_ENV
  79. #undef CONFIG_CMD_IMLS
  80. #define CONFIG_CMD_MMC
  81. #define CONFIG_CMD_USB
  82. #undef CONFIG_LCD
  83. #define CONFIG_CMD_IDE
  84. #ifdef CONFIG_ONENAND
  85. #undef CONFIG_CMD_FLASH
  86. #define CONFIG_CMD_ONENAND
  87. #else
  88. #define CONFIG_CMD_FLASH
  89. #undef CONFIG_CMD_ONENAND
  90. #endif
  91. /*
  92. * Networking Configuration
  93. * chip on the Voipac PXA270 board
  94. */
  95. #ifdef CONFIG_CMD_NET
  96. #define CONFIG_CMD_PING
  97. #define CONFIG_CMD_DHCP
  98. #define CONFIG_DRIVER_DM9000 1
  99. #define CONFIG_DM9000_BASE 0x08000300 /* CS2 */
  100. #define DM9000_IO (CONFIG_DM9000_BASE)
  101. #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  102. #define CONFIG_NET_RETRY_COUNT 10
  103. #define CONFIG_BOOTP_BOOTFILESIZE
  104. #define CONFIG_BOOTP_BOOTPATH
  105. #define CONFIG_BOOTP_GATEWAY
  106. #define CONFIG_BOOTP_HOSTNAME
  107. #endif
  108. /*
  109. * MMC Card Configuration
  110. */
  111. #ifdef CONFIG_CMD_MMC
  112. #define CONFIG_MMC
  113. #define CONFIG_GENERIC_MMC
  114. #define CONFIG_PXA_MMC_GENERIC
  115. #define CONFIG_SYS_MMC_BASE 0xF0000000
  116. #define CONFIG_CMD_FAT
  117. #define CONFIG_CMD_EXT2
  118. #define CONFIG_DOS_PARTITION
  119. #endif
  120. /*
  121. * KGDB
  122. */
  123. #ifdef CONFIG_CMD_KGDB
  124. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
  125. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  126. #endif
  127. /*
  128. * HUSH Shell Configuration
  129. */
  130. #define CONFIG_SYS_HUSH_PARSER 1
  131. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  132. #define CONFIG_SYS_LONGHELP
  133. #ifdef CONFIG_SYS_HUSH_PARSER
  134. #define CONFIG_SYS_PROMPT "$ "
  135. #else
  136. #define CONFIG_SYS_PROMPT "=> "
  137. #endif
  138. #define CONFIG_SYS_CBSIZE 256
  139. #define CONFIG_SYS_PBSIZE \
  140. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  141. #define CONFIG_SYS_MAXARGS 16
  142. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  143. #define CONFIG_SYS_DEVICE_NULLDEV 1
  144. #define CONFIG_CMDLINE_EDITING 1
  145. #define CONFIG_AUTO_COMPLETE 1
  146. /*
  147. * Clock Configuration
  148. */
  149. #define CONFIG_SYS_HZ 1000 /* Timer @ 3250000 Hz */
  150. #define CONFIG_SYS_CPUSPEED 0x190 /* 312MHz */
  151. /*
  152. * Stack sizes
  153. */
  154. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  155. #ifdef CONFIG_USE_IRQ
  156. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  157. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  158. #endif
  159. /*
  160. * DRAM Map
  161. */
  162. #define CONFIG_NR_DRAM_BANKS 2 /* 2 banks of DRAM */
  163. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  164. #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
  165. #ifdef CONFIG_RAM_256M
  166. #define PHYS_SDRAM_2 0x80000000 /* SDRAM Bank #2 */
  167. #define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
  168. #endif
  169. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  170. #ifdef CONFIG_RAM_256M
  171. #define CONFIG_SYS_DRAM_SIZE 0x10000000 /* 256 MB DRAM */
  172. #else
  173. #define CONFIG_SYS_DRAM_SIZE 0x08000000 /* 128 MB DRAM */
  174. #endif
  175. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  176. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  177. #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
  178. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  179. #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
  180. /*
  181. * NOR FLASH
  182. */
  183. #define CONFIG_SYS_MONITOR_BASE 0x0
  184. #define CONFIG_SYS_MONITOR_LEN 0x80000
  185. #define CONFIG_ENV_ADDR \
  186. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  187. #define CONFIG_ENV_SIZE 0x20000
  188. #define CONFIG_ENV_SECT_SIZE 0x20000
  189. #if defined(CONFIG_CMD_FLASH) /* NOR */
  190. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  191. #ifdef CONFIG_RAM_256M
  192. #define PHYS_FLASH_2 0x02000000 /* Flash Bank #2 */
  193. #endif
  194. #define CONFIG_SYS_FLASH_CFI
  195. #define CONFIG_FLASH_CFI_DRIVER 1
  196. #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
  197. #ifdef CONFIG_RAM_256M
  198. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  199. #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, PHYS_FLASH_2 }
  200. #else
  201. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  202. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  203. #endif
  204. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
  205. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
  206. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  207. #define CONFIG_SYS_FLASH_PROTECTION 1
  208. #define CONFIG_ENV_IS_IN_FLASH 1
  209. #elif defined(CONFIG_CMD_ONENAND) /* OneNAND */
  210. #define CONFIG_SYS_NO_FLASH
  211. #define CONFIG_SYS_ONENAND_BASE 0x00000000
  212. #define CONFIG_ENV_IS_IN_ONENAND 1
  213. #else /* No flash */
  214. #define CONFIG_SYS_NO_FLASH
  215. #define CONFIG_SYS_ENV_IS_NOWHERE
  216. #endif
  217. /*
  218. * IDE
  219. */
  220. #ifdef CONFIG_CMD_IDE
  221. #define CONFIG_LBA48
  222. #undef CONFIG_IDE_LED
  223. #undef CONFIG_IDE_RESET
  224. #define __io
  225. #define CONFIG_SYS_IDE_MAXBUS 1
  226. #define CONFIG_SYS_IDE_MAXDEVICE 1
  227. #define CONFIG_SYS_ATA_BASE_ADDR 0x0c000000
  228. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
  229. #define CONFIG_SYS_ATA_DATA_OFFSET 0x120
  230. #define CONFIG_SYS_ATA_REG_OFFSET 0x120
  231. #define CONFIG_SYS_ATA_ALT_OFFSET 0x120
  232. #define CONFIG_SYS_ATA_STRIDE 2
  233. #endif
  234. /*
  235. * GPIO settings
  236. */
  237. #define CONFIG_SYS_GPSR0_VAL 0x01308800
  238. #define CONFIG_SYS_GPSR1_VAL 0x00cf0000
  239. #define CONFIG_SYS_GPSR2_VAL 0x922ac000
  240. #define CONFIG_SYS_GPSR3_VAL 0x0161e800
  241. #define CONFIG_SYS_GPCR0_VAL 0x00010000
  242. #define CONFIG_SYS_GPCR1_VAL 0x0
  243. #define CONFIG_SYS_GPCR2_VAL 0x0
  244. #define CONFIG_SYS_GPCR3_VAL 0x0
  245. #define CONFIG_SYS_GPDR0_VAL 0xcbb18800
  246. #define CONFIG_SYS_GPDR1_VAL 0xfccfa981
  247. #define CONFIG_SYS_GPDR2_VAL 0x922affff
  248. #define CONFIG_SYS_GPDR3_VAL 0x0161e904
  249. #define CONFIG_SYS_GAFR0_L_VAL 0x00100000
  250. #define CONFIG_SYS_GAFR0_U_VAL 0xa5da8510
  251. #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
  252. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a0aa
  253. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  254. #define CONFIG_SYS_GAFR2_U_VAL 0x4109a401
  255. #define CONFIG_SYS_GAFR3_L_VAL 0x54010310
  256. #define CONFIG_SYS_GAFR3_U_VAL 0x00025401
  257. #define CONFIG_SYS_PSSR_VAL 0x30
  258. /*
  259. * Clock settings
  260. */
  261. #define CONFIG_SYS_CKEN 0x00500240
  262. #define CONFIG_SYS_CCCR 0x02000290
  263. /*
  264. * Memory settings
  265. */
  266. #define CONFIG_SYS_MSC0_VAL 0x3ffc95fa
  267. #define CONFIG_SYS_MSC1_VAL 0x02ccf974
  268. #define CONFIG_SYS_MSC2_VAL 0x00000000
  269. #ifdef CONFIG_RAM_256M
  270. #define CONFIG_SYS_MDCNFG_VAL 0x8ad30ad3
  271. #else
  272. #define CONFIG_SYS_MDCNFG_VAL 0x88000ad3
  273. #endif
  274. #define CONFIG_SYS_MDREFR_VAL 0x201fe01e
  275. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  276. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  277. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  278. #define CONFIG_SYS_MEM_BUF_IMP 0x0f
  279. /*
  280. * PCMCIA and CF Interfaces
  281. */
  282. #define CONFIG_SYS_MECR_VAL 0x00000001
  283. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  284. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  285. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  286. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  287. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  288. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  289. /*
  290. * LCD
  291. */
  292. #ifdef CONFIG_LCD
  293. #define CONFIG_VOIPAC_LCD
  294. #endif
  295. /*
  296. * USB
  297. */
  298. #ifdef CONFIG_CMD_USB
  299. #define CONFIG_USB_OHCI_NEW
  300. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  301. #define CONFIG_SYS_USB_OHCI_BOARD_INIT
  302. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  303. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
  304. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "vpac270"
  305. #define CONFIG_USB_STORAGE
  306. #endif
  307. #endif /* __CONFIG_H */