nand_boot.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. *
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #include <mpc85xx.h>
  23. #include <asm/io.h>
  24. #include <ns16550.h>
  25. #include <nand.h>
  26. #include <asm/mmu.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/fsl_ddr_sdram.h>
  29. #include <asm/fsl_law.h>
  30. #define udelay(x) { int j; for (j = 0; j < x * 10000; j++) isync(); }
  31. unsigned long ddr_freq_mhz;
  32. void sdram_init(void)
  33. {
  34. ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  35. /* mask off E bit */
  36. u32 svr = SVR_SOC_VER(mfspr(SPRN_SVR));
  37. out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | SDRAM_CFG_32_BE);
  38. out_be32(&ddr->cs0_bnds, CONFIG_SYS_DDR_CS0_BNDS);
  39. out_be32(&ddr->cs0_config, CONFIG_SYS_DDR_CS0_CONFIG);
  40. out_be32(&ddr->sdram_cfg_2, CONFIG_SYS_DDR_CONTROL_2);
  41. out_be32(&ddr->sdram_data_init, CONFIG_SYS_DDR_DATA_INIT);
  42. if (ddr_freq_mhz < 700) {
  43. out_be32(&ddr->timing_cfg_3, CONFIG_SYS_DDR_TIMING_3_667);
  44. out_be32(&ddr->timing_cfg_0, CONFIG_SYS_DDR_TIMING_0_667);
  45. out_be32(&ddr->timing_cfg_1, CONFIG_SYS_DDR_TIMING_1_667);
  46. out_be32(&ddr->timing_cfg_2, CONFIG_SYS_DDR_TIMING_2_667);
  47. out_be32(&ddr->sdram_mode, CONFIG_SYS_DDR_MODE_1_667);
  48. out_be32(&ddr->sdram_mode_2, CONFIG_SYS_DDR_MODE_2_667);
  49. out_be32(&ddr->sdram_interval, CONFIG_SYS_DDR_INTERVAL_667);
  50. out_be32(&ddr->sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CTRL_667);
  51. out_be32(&ddr->ddr_wrlvl_cntl,
  52. CONFIG_SYS_DDR_WRLVL_CONTROL_667);
  53. } else {
  54. out_be32(&ddr->timing_cfg_3, CONFIG_SYS_DDR_TIMING_3_800);
  55. out_be32(&ddr->timing_cfg_0, CONFIG_SYS_DDR_TIMING_0_800);
  56. out_be32(&ddr->timing_cfg_1, CONFIG_SYS_DDR_TIMING_1_800);
  57. out_be32(&ddr->timing_cfg_2, CONFIG_SYS_DDR_TIMING_2_800);
  58. out_be32(&ddr->sdram_mode, CONFIG_SYS_DDR_MODE_1_800);
  59. out_be32(&ddr->sdram_mode_2, CONFIG_SYS_DDR_MODE_2_800);
  60. out_be32(&ddr->sdram_interval, CONFIG_SYS_DDR_INTERVAL_800);
  61. out_be32(&ddr->sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CTRL_800);
  62. out_be32(&ddr->ddr_wrlvl_cntl,
  63. CONFIG_SYS_DDR_WRLVL_CONTROL_800);
  64. }
  65. out_be32(&ddr->timing_cfg_4, CONFIG_SYS_DDR_TIMING_4);
  66. out_be32(&ddr->timing_cfg_5, CONFIG_SYS_DDR_TIMING_5);
  67. out_be32(&ddr->ddr_zq_cntl, CONFIG_SYS_DDR_ZQ_CONTROL);
  68. /* P1014 and it's derivatives support max 16bit DDR width */
  69. if (svr == SVR_P1014) {
  70. __raw_writel(ddr->sdram_cfg & ~SDRAM_CFG_DBW_MASK, &ddr->sdram_cfg);
  71. __raw_writel(ddr->sdram_cfg | SDRAM_CFG_16_BE, &ddr->sdram_cfg);
  72. /* For CS0_BNDS we divide the start and end address by 2, so we can just
  73. * shift the entire register to achieve the desired result and the mask
  74. * the value so we don't write reserved fields */
  75. __raw_writel((CONFIG_SYS_DDR_CS0_BNDS >> 1) & 0x0fff0fff, &ddr->cs0_bnds);
  76. }
  77. /* mimic 500us delay, with busy isync() loop */
  78. udelay(100);
  79. /* Let the controller go */
  80. out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
  81. set_next_law(CONFIG_SYS_NAND_DDR_LAW, LAW_SIZE_1G, LAW_TRGT_IF_DDR_1);
  82. }
  83. void board_init_f(ulong bootflag)
  84. {
  85. u32 plat_ratio, ddr_ratio;
  86. unsigned long bus_clk;
  87. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  88. /* initialize selected port with appropriate baud rate */
  89. plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
  90. plat_ratio >>= 1;
  91. bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
  92. ddr_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO;
  93. ddr_ratio = ddr_ratio >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  94. ddr_freq_mhz = (CONFIG_SYS_CLK_FREQ * ddr_ratio) / 0x1000000;
  95. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  96. bus_clk / 16 / CONFIG_BAUDRATE);
  97. puts("\nNAND boot... ");
  98. /* Initialize the DDR3 */
  99. sdram_init();
  100. /* copy code to RAM and jump to it - this should not return */
  101. /* NOTE - code has to be copied out of NAND buffer before
  102. * other blocks can be read.
  103. */
  104. relocate_code(CONFIG_SYS_NAND_U_BOOT_RELOC_SP, 0,
  105. CONFIG_SYS_NAND_U_BOOT_RELOC);
  106. }
  107. void board_init_r(gd_t *gd, ulong dest_addr)
  108. {
  109. nand_boot();
  110. }
  111. void putc(char c)
  112. {
  113. if (c == '\n')
  114. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
  115. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
  116. }
  117. void puts(const char *str)
  118. {
  119. while (*str)
  120. putc(*str++);
  121. }