tt01.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * (C) Copyright 2011 HALE electronic <helmut.raiger@hale.at>
  3. * (C) Copyright 2009 Magnus Lilja <lilja.magnus@gmail.com>
  4. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <netdev.h>
  26. #include <command.h>
  27. #include <power/pmic.h>
  28. #include <fsl_pmic.h>
  29. #include <mc13783.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/io.h>
  33. #include <errno.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #define BOARD_STRING "Board: HALE TT-01"
  36. /* Clock configuration */
  37. #define CCM_CCMR_SETUP 0x074B0BF5
  38. static void board_setup_clocks(void)
  39. {
  40. struct clock_control_regs *ccm = (struct clock_control_regs *) CCM_BASE;
  41. volatile int wait = 0x10000;
  42. writel(CCM_CCMR_SETUP, &ccm->ccmr);
  43. while (wait--)
  44. ;
  45. writel(CCM_CCMR_SETUP | CCMR_MPE, &ccm->ccmr);
  46. writel((CCM_CCMR_SETUP | CCMR_MPE) & ~CCMR_MDS, &ccm->ccmr);
  47. /* Set up clock to 532MHz */
  48. writel(PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | PDR0_PER_PODF(7) |
  49. PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) |
  50. PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) |
  51. PDR0_MCU_PODF(0), &ccm->pdr0);
  52. writel(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | PLL_MFN(12),
  53. &ccm->mpctl);
  54. writel(PLL_PD(1) | PLL_MFD(4) | PLL_MFI(12) | PLL_MFN(1),
  55. &ccm->spctl);
  56. }
  57. /* DRAM configuration */
  58. #define ESDMISC_MDDR_SETUP 0x00000004
  59. #define ESDMISC_MDDR_RESET_DL 0x0000000c
  60. /*
  61. * decoding magic 0x6ac73a = 0b 0110 1010 1100 0111 0011 1010 below:
  62. * tXP = 11, tWTR = 0, tRP = 10, tMRD = 10
  63. * tWR = 1, tRAS = 100, tRRD = 01, tCAS = 11
  64. * tRCD = 011, tRC = 010
  65. * note: all but tWTR (1), tRC (111) are reset defaults,
  66. * the same values work in the jtag configuration
  67. *
  68. * Bluetechnix setup has 0x75e73a (for 128MB) =
  69. * 0b 0111 0101 1110 0111 0011 1010
  70. * tXP = 11, tWTR = 1, tRP = 01, tMRD = 01
  71. * tWR = 1, tRAS = 110, tRRD = 01, tCAS = 11
  72. * tRCD = 011, tRC = 010
  73. */
  74. #define ESDCFG0_MDDR_SETUP 0x006ac73a
  75. #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
  76. #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
  77. ESDCTL_DSIZ(2) | ESDCTL_BL(1))
  78. #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
  79. #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
  80. #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
  81. #define ESDCTL_RW ESDCTL_SETTINGS
  82. static void board_setup_sdram(void)
  83. {
  84. u32 *pad;
  85. struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
  86. /*
  87. * setup pad control for the controller pins
  88. * no loopback, no pull, no keeper, no open drain,
  89. * standard input, standard drive, slow slew rate
  90. */
  91. for (pad = (u32 *) IOMUXC_SW_PAD_CTL_SDCKE1_SDCLK_SDCLK_B;
  92. pad <= (u32 *) IOMUXC_SW_PAD_CTL_VPG0_VPG1_A0; pad++)
  93. *pad = 0;
  94. /* set up MX31 DDR Memory Controller */
  95. writel(ESDMISC_MDDR_SETUP, &esdc->misc);
  96. writel(ESDCFG0_MDDR_SETUP, &esdc->cfg0);
  97. /* perform DDR init sequence for CSD0 */
  98. writel(ESDCTL_PRECHARGE, &esdc->ctl0);
  99. writel(0x12344321, CSD0_BASE+0x0f00);
  100. writel(ESDCTL_AUTOREFRESH, &esdc->ctl0);
  101. writel(0x12344321, CSD0_BASE);
  102. writel(0x12344321, CSD0_BASE);
  103. writel(ESDCTL_LOADMODEREG, &esdc->ctl0);
  104. writeb(0xda, CSD0_BASE+0x33);
  105. writeb(0xff, CSD0_BASE+0x1000000);
  106. writel(ESDCTL_RW, &esdc->ctl0);
  107. writel(0xDEADBEEF, CSD0_BASE);
  108. writel(ESDMISC_MDDR_RESET_DL, &esdc->misc);
  109. }
  110. static void tt01_spi3_hw_init(void)
  111. {
  112. /* CSPI3 */
  113. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CSPI3_MISO, MUX_CTL_FUNC));
  114. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CSPI3_MOSI, MUX_CTL_FUNC));
  115. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CSPI3_SCLK, MUX_CTL_FUNC));
  116. /* CSPI3, SS0 = Atlas */
  117. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CSPI2_SS0, MUX_CTL_ALT1));
  118. /* start CSPI3 clock (3 = always on except if PLL off) */
  119. setbits_le32(CCM_CGR0, 3 << 16);
  120. }
  121. int dram_init(void)
  122. {
  123. /* dram_init must store complete ramsize in gd->ram_size */
  124. gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE,
  125. PHYS_SDRAM_1_SIZE);
  126. return 0;
  127. }
  128. int board_early_init_f(void)
  129. {
  130. /* CS4: FPGA incl. network controller */
  131. struct mxc_weimcs cs4 = {
  132. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  133. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 28, 1, 7, 6),
  134. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  135. CSCR_L(4, 4, 4, 10, 4, 0, 5, 4, 0, 0, 0, 1),
  136. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  137. CSCR_A(4, 4, 4, 4, 0, 1, 4, 3, 0, 0, 0, 0, 1, 0)
  138. };
  139. /* this seems essential, won't start without, but why? */
  140. writel(IPU_CONF_DI_EN, (u32 *) IPU_CONF);
  141. board_setup_clocks();
  142. board_setup_sdram();
  143. mxc_setup_weimcs(4, &cs4);
  144. /* Setup UART2 and SPI3 pins */
  145. mx31_uart2_hw_init();
  146. tt01_spi3_hw_init();
  147. return 0;
  148. }
  149. int board_init(void)
  150. {
  151. /* address of boot parameters */
  152. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  153. return 0;
  154. }
  155. int board_late_init(void)
  156. {
  157. #ifdef CONFIG_HW_WATCHDOG
  158. hw_watchdog_init();
  159. #endif
  160. return 0;
  161. }
  162. int checkboard(void)
  163. {
  164. puts(BOARD_STRING "\n");
  165. return 0;
  166. }
  167. #ifdef CONFIG_MXC_MMC
  168. int board_mmc_init(bd_t *bis)
  169. {
  170. u32 val;
  171. struct pmic *p;
  172. int ret;
  173. /*
  174. * this is the first driver to use the pmic, so call
  175. * pmic_init() here. board_late_init() is too late for
  176. * the MMC driver.
  177. */
  178. ret = pmic_init(I2C_PMIC);
  179. if (ret)
  180. return ret;
  181. p = pmic_get("FSL_PMIC");
  182. if (!p)
  183. return -ENODEV;
  184. /* configure pins for SDHC1 only */
  185. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_CLK, MUX_CTL_FUNC));
  186. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_CMD, MUX_CTL_FUNC));
  187. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_DATA0, MUX_CTL_FUNC));
  188. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_DATA1, MUX_CTL_FUNC));
  189. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_DATA2, MUX_CTL_FUNC));
  190. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SD1_DATA3, MUX_CTL_FUNC));
  191. /* turn on power V_MMC1 */
  192. if (pmic_reg_read(p, REG_MODE_1, &val) < 0)
  193. pmic_reg_write(p, REG_MODE_1, val | VMMC1EN);
  194. return mxc_mmc_init(bis);
  195. }
  196. #endif
  197. int board_eth_init(bd_t *bis)
  198. {
  199. int rc = 0;
  200. #ifdef CONFIG_SMC911X
  201. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  202. #endif
  203. return rc;
  204. }
  205. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  206. void video_get_info_str(int line_number, char *info)
  207. {
  208. u32 srev = get_cpu_rev();
  209. switch (line_number) {
  210. case 2:
  211. sprintf(info, " CPU : Freescale i.MX31 rev %d.%d%s at %d MHz",
  212. (srev & 0xF0) >> 4, (srev & 0x0F),
  213. ((srev & 0x8000) ? " unknown" : ""),
  214. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  215. break;
  216. case 3:
  217. strcpy(info, " " BOARD_STRING);
  218. break;
  219. default:
  220. info[0] = 0;
  221. }
  222. }
  223. #endif