qong.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. *
  3. * (c) 2009 Emcraft Systems, Ilya Yanok <yanok@emcraft.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <netdev.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/io.h>
  29. #include <nand.h>
  30. #include <power/pmic.h>
  31. #include <fsl_pmic.h>
  32. #include <asm/gpio.h>
  33. #include "qong_fpga.h"
  34. #include <watchdog.h>
  35. #include <errno.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. int dram_init(void)
  38. {
  39. /* dram_init must store complete ramsize in gd->ram_size */
  40. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  41. PHYS_SDRAM_1_SIZE);
  42. return 0;
  43. }
  44. static void qong_fpga_reset(void)
  45. {
  46. gpio_set_value(QONG_FPGA_RST_PIN, 0);
  47. udelay(30);
  48. gpio_set_value(QONG_FPGA_RST_PIN, 1);
  49. udelay(300);
  50. }
  51. int board_early_init_f(void)
  52. {
  53. #ifdef CONFIG_QONG_FPGA
  54. /* CS1: FPGA/Network Controller/GPIO, 16-bit, no DTACK */
  55. static const struct mxc_weimcs cs1 = {
  56. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  57. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 0, 10, 0, 0, 1),
  58. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  59. CSCR_L(2, 0, 0, 4, 0, 0, 5, 0, 0, 0, 0, 1),
  60. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  61. CSCR_A(0, 4, 0, 2, 0, 0, 3, 0, 0, 0, 0, 0, 0, 0)
  62. };
  63. mxc_setup_weimcs(1, &cs1);
  64. /* setup pins for FPGA */
  65. mx31_gpio_mux(IOMUX_MODE(0x76, MUX_CTL_GPIO));
  66. mx31_gpio_mux(IOMUX_MODE(0x7e, MUX_CTL_GPIO));
  67. mx31_gpio_mux(IOMUX_MODE(0x91, MUX_CTL_OUT_FUNC | MUX_CTL_IN_GPIO));
  68. mx31_gpio_mux(IOMUX_MODE(0x92, MUX_CTL_GPIO));
  69. mx31_gpio_mux(IOMUX_MODE(0x93, MUX_CTL_GPIO));
  70. /* FPGA reset Pin */
  71. /* rstn = 0 */
  72. gpio_direction_output(QONG_FPGA_RST_PIN, 0);
  73. /* set interrupt pin as input */
  74. gpio_direction_input(QONG_FPGA_IRQ_PIN);
  75. /* FPGA JTAG Interface */
  76. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SFS6, MUX_CTL_GPIO));
  77. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SCK6, MUX_CTL_GPIO));
  78. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CAPTURE, MUX_CTL_GPIO));
  79. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_COMPARE, MUX_CTL_GPIO));
  80. gpio_direction_output(QONG_FPGA_TCK_PIN, 0);
  81. gpio_direction_output(QONG_FPGA_TMS_PIN, 0);
  82. gpio_direction_output(QONG_FPGA_TDI_PIN, 0);
  83. gpio_direction_input(QONG_FPGA_TDO_PIN);
  84. #endif
  85. /* setup pins for UART1 */
  86. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  87. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  88. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  89. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  90. /* setup pins for SPI (pmic) */
  91. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  92. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  93. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  94. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  95. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  96. /* Setup pins for USB2 Host */
  97. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_CLK, MUX_CTL_FUNC));
  98. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DIR, MUX_CTL_FUNC));
  99. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_NXT, MUX_CTL_FUNC));
  100. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_STP, MUX_CTL_FUNC));
  101. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA0, MUX_CTL_FUNC));
  102. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA1, MUX_CTL_FUNC));
  103. #define H2_PAD_CFG (PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST | PAD_CTL_HYS_CMOS | \
  104. PAD_CTL_ODE_CMOS | PAD_CTL_100K_PU)
  105. mx31_set_pad(MX31_PIN_USBH2_CLK, H2_PAD_CFG);
  106. mx31_set_pad(MX31_PIN_USBH2_DIR, H2_PAD_CFG);
  107. mx31_set_pad(MX31_PIN_USBH2_NXT, H2_PAD_CFG);
  108. mx31_set_pad(MX31_PIN_USBH2_STP, H2_PAD_CFG);
  109. mx31_set_pad(MX31_PIN_USBH2_DATA0, H2_PAD_CFG); /* USBH2_DATA0 */
  110. mx31_set_pad(MX31_PIN_USBH2_DATA1, H2_PAD_CFG); /* USBH2_DATA1 */
  111. mx31_set_pad(MX31_PIN_SRXD6, H2_PAD_CFG); /* USBH2_DATA2 */
  112. mx31_set_pad(MX31_PIN_STXD6, H2_PAD_CFG); /* USBH2_DATA3 */
  113. mx31_set_pad(MX31_PIN_SFS3, H2_PAD_CFG); /* USBH2_DATA4 */
  114. mx31_set_pad(MX31_PIN_SCK3, H2_PAD_CFG); /* USBH2_DATA5 */
  115. mx31_set_pad(MX31_PIN_SRXD3, H2_PAD_CFG); /* USBH2_DATA6 */
  116. mx31_set_pad(MX31_PIN_STXD3, H2_PAD_CFG); /* USBH2_DATA7 */
  117. mx31_set_gpr(MUX_PGP_UH2, 1);
  118. return 0;
  119. }
  120. int board_init(void)
  121. {
  122. /* Chip selects */
  123. /* CS0: Nor Flash #0 - it must be init'ed when executing from DDR */
  124. /* Assumptions: HCLK = 133 MHz, tACC = 130ns */
  125. static const struct mxc_weimcs cs0 = {
  126. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  127. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 21, 0, 0, 6),
  128. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  129. CSCR_L(0, 1, 3, 3, 1, 1, 5, 1, 0, 0, 0, 1),
  130. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  131. CSCR_A(0, 1, 2, 2, 0, 0, 2, 0, 0, 0, 0, 0, 0, 0)
  132. };
  133. mxc_setup_weimcs(0, &cs0);
  134. /* board id for linux */
  135. gd->bd->bi_arch_number = MACH_TYPE_QONG;
  136. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  137. qong_fpga_init();
  138. return 0;
  139. }
  140. int board_late_init(void)
  141. {
  142. u32 val;
  143. struct pmic *p;
  144. int ret;
  145. ret = pmic_init(I2C_PMIC);
  146. if (ret)
  147. return ret;
  148. p = pmic_get("FSL_PMIC");
  149. if (!p)
  150. return -ENODEV;
  151. /* Enable RTC battery */
  152. pmic_reg_read(p, REG_POWER_CTL0, &val);
  153. pmic_reg_write(p, REG_POWER_CTL0, val | COINCHEN);
  154. pmic_reg_write(p, REG_INT_STATUS1, RTCRSTI);
  155. #ifdef CONFIG_HW_WATCHDOG
  156. hw_watchdog_init();
  157. #endif
  158. return 0;
  159. }
  160. int checkboard(void)
  161. {
  162. printf("Board: DAVE/DENX Qong\n");
  163. return 0;
  164. }
  165. int misc_init_r(void)
  166. {
  167. #ifdef CONFIG_QONG_FPGA
  168. u32 tmp;
  169. tmp = *(volatile u32*)QONG_FPGA_CTRL_VERSION;
  170. printf("FPGA: ");
  171. printf("version register = %u.%u.%u\n",
  172. (tmp & 0xF000) >> 12, (tmp & 0x0F00) >> 8, tmp & 0x00FF);
  173. #endif
  174. return 0;
  175. }
  176. int board_eth_init(bd_t *bis)
  177. {
  178. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_DNET)
  179. return dnet_eth_initialize(0, (void *)CONFIG_DNET_BASE, -1);
  180. #else
  181. return 0;
  182. #endif
  183. }
  184. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_NAND_PLAT)
  185. static void board_nand_setup(void)
  186. {
  187. /* CS3: NAND 8-bit */
  188. static const struct mxc_weimcs cs3 = {
  189. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  190. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 1, 15, 0, 0, 0),
  191. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  192. CSCR_L(2, 0, 0, 1, 3, 1, 3, 3, 0, 0, 0, 1),
  193. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  194. CSCR_A(0, 0, 0, 2, 0, 0, 2, 0, 0, 0, 0, 0, 0, 0)
  195. };
  196. mxc_setup_weimcs(3, &cs3);
  197. mx31_set_gpr(MUX_SDCTL_CSD1_SEL, 1);
  198. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_WP, MUX_CTL_IN_GPIO));
  199. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_CE, MUX_CTL_IN_GPIO));
  200. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_RB, MUX_CTL_IN_GPIO));
  201. /* Make sure to reset the fpga else you cannot access NAND */
  202. qong_fpga_reset();
  203. /* Enable NAND flash */
  204. gpio_set_value(15, 1);
  205. gpio_set_value(14, 1);
  206. gpio_direction_output(15, 0);
  207. gpio_direction_input(16);
  208. gpio_direction_input(14);
  209. }
  210. int qong_nand_rdy(void *chip)
  211. {
  212. udelay(1);
  213. return gpio_get_value(16);
  214. }
  215. void qong_nand_select_chip(struct mtd_info *mtd, int chip)
  216. {
  217. if (chip >= 0)
  218. gpio_set_value(15, 0);
  219. else
  220. gpio_set_value(15, 1);
  221. }
  222. void qong_nand_plat_init(void *chip)
  223. {
  224. struct nand_chip *nand = (struct nand_chip *)chip;
  225. nand->chip_delay = 20;
  226. nand->select_chip = qong_nand_select_chip;
  227. nand->options &= ~NAND_BUSWIDTH_16;
  228. board_nand_setup();
  229. }
  230. #endif