mxsmmc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/arch/dma.h>
  45. struct mxsmmc_priv {
  46. int id;
  47. struct mxs_ssp_regs *regs;
  48. uint32_t clkseq_bypass;
  49. uint32_t *clkctrl_ssp;
  50. uint32_t buswidth;
  51. int (*mmc_is_wp)(int);
  52. struct mxs_dma_desc *desc;
  53. };
  54. #define MXSMMC_MAX_TIMEOUT 10000
  55. #define MXSMMC_SMALL_TRANSFER 512
  56. static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
  57. {
  58. struct mxs_ssp_regs *ssp_regs = priv->regs;
  59. uint32_t *data_ptr;
  60. int timeout = MXSMMC_MAX_TIMEOUT;
  61. uint32_t reg;
  62. uint32_t data_count = data->blocksize * data->blocks;
  63. if (data->flags & MMC_DATA_READ) {
  64. data_ptr = (uint32_t *)data->dest;
  65. while (data_count && --timeout) {
  66. reg = readl(&ssp_regs->hw_ssp_status);
  67. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  68. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  69. data_count -= 4;
  70. timeout = MXSMMC_MAX_TIMEOUT;
  71. } else
  72. udelay(1000);
  73. }
  74. } else {
  75. data_ptr = (uint32_t *)data->src;
  76. timeout *= 100;
  77. while (data_count && --timeout) {
  78. reg = readl(&ssp_regs->hw_ssp_status);
  79. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  80. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  81. data_count -= 4;
  82. timeout = MXSMMC_MAX_TIMEOUT;
  83. } else
  84. udelay(1000);
  85. }
  86. }
  87. return timeout ? 0 : COMM_ERR;
  88. }
  89. static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
  90. {
  91. uint32_t data_count = data->blocksize * data->blocks;
  92. uint32_t cache_data_count;
  93. int dmach;
  94. struct mxs_dma_desc *desc = priv->desc;
  95. memset(desc, 0, sizeof(struct mxs_dma_desc));
  96. desc->address = (dma_addr_t)desc;
  97. if (data_count % ARCH_DMA_MINALIGN)
  98. cache_data_count = roundup(data_count, ARCH_DMA_MINALIGN);
  99. else
  100. cache_data_count = data_count;
  101. if (data->flags & MMC_DATA_READ) {
  102. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  103. priv->desc->cmd.address = (dma_addr_t)data->dest;
  104. } else {
  105. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  106. priv->desc->cmd.address = (dma_addr_t)data->src;
  107. /* Flush data to DRAM so DMA can pick them up */
  108. flush_dcache_range((uint32_t)priv->desc->cmd.address,
  109. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  110. }
  111. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  112. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  113. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
  114. mxs_dma_desc_append(dmach, priv->desc);
  115. if (mxs_dma_go(dmach))
  116. return COMM_ERR;
  117. /* The data arrived into DRAM, invalidate cache over them */
  118. if (data->flags & MMC_DATA_READ) {
  119. invalidate_dcache_range((uint32_t)priv->desc->cmd.address,
  120. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  121. }
  122. return 0;
  123. }
  124. /*
  125. * Sends a command out on the bus. Takes the mmc pointer,
  126. * a command pointer, and an optional data pointer.
  127. */
  128. static int
  129. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  130. {
  131. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  132. struct mxs_ssp_regs *ssp_regs = priv->regs;
  133. uint32_t reg;
  134. int timeout;
  135. uint32_t ctrl0;
  136. int ret;
  137. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  138. /* Check bus busy */
  139. timeout = MXSMMC_MAX_TIMEOUT;
  140. while (--timeout) {
  141. udelay(1000);
  142. reg = readl(&ssp_regs->hw_ssp_status);
  143. if (!(reg &
  144. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  145. SSP_STATUS_CMD_BUSY))) {
  146. break;
  147. }
  148. }
  149. if (!timeout) {
  150. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  151. return TIMEOUT;
  152. }
  153. /* See if card is present */
  154. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  155. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  156. return NO_CARD_ERR;
  157. }
  158. /* Start building CTRL0 contents */
  159. ctrl0 = priv->buswidth;
  160. /* Set up command */
  161. if (!(cmd->resp_type & MMC_RSP_CRC))
  162. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  163. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  164. ctrl0 |= SSP_CTRL0_GET_RESP;
  165. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  166. ctrl0 |= SSP_CTRL0_LONG_RESP;
  167. if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
  168. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  169. else
  170. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  171. /* Command index */
  172. reg = readl(&ssp_regs->hw_ssp_cmd0);
  173. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  174. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  175. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  176. reg |= SSP_CMD0_APPEND_8CYC;
  177. writel(reg, &ssp_regs->hw_ssp_cmd0);
  178. /* Command argument */
  179. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  180. /* Set up data */
  181. if (data) {
  182. /* READ or WRITE */
  183. if (data->flags & MMC_DATA_READ) {
  184. ctrl0 |= SSP_CTRL0_READ;
  185. } else if (priv->mmc_is_wp &&
  186. priv->mmc_is_wp(mmc->block_dev.dev)) {
  187. printf("MMC%d: Can not write a locked card!\n",
  188. mmc->block_dev.dev);
  189. return UNUSABLE_ERR;
  190. }
  191. ctrl0 |= SSP_CTRL0_DATA_XFER;
  192. reg = ((data->blocks - 1) <<
  193. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  194. ((ffs(data->blocksize) - 1) <<
  195. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  196. writel(reg, &ssp_regs->hw_ssp_block_size);
  197. reg = data->blocksize * data->blocks;
  198. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  199. }
  200. /* Kick off the command */
  201. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  202. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  203. /* Wait for the command to complete */
  204. timeout = MXSMMC_MAX_TIMEOUT;
  205. while (--timeout) {
  206. udelay(1000);
  207. reg = readl(&ssp_regs->hw_ssp_status);
  208. if (!(reg & SSP_STATUS_CMD_BUSY))
  209. break;
  210. }
  211. if (!timeout) {
  212. printf("MMC%d: Command %d busy\n",
  213. mmc->block_dev.dev, cmd->cmdidx);
  214. return TIMEOUT;
  215. }
  216. /* Check command timeout */
  217. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  218. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  219. mmc->block_dev.dev, cmd->cmdidx, reg);
  220. return TIMEOUT;
  221. }
  222. /* Check command errors */
  223. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  224. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  225. mmc->block_dev.dev, cmd->cmdidx, reg);
  226. return COMM_ERR;
  227. }
  228. /* Copy response to response buffer */
  229. if (cmd->resp_type & MMC_RSP_136) {
  230. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  231. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  232. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  233. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  234. } else
  235. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  236. /* Return if no data to process */
  237. if (!data)
  238. return 0;
  239. if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
  240. ret = mxsmmc_send_cmd_pio(priv, data);
  241. if (ret) {
  242. printf("MMC%d: Data timeout with command %d "
  243. "(status 0x%08x)!\n",
  244. mmc->block_dev.dev, cmd->cmdidx, reg);
  245. return ret;
  246. }
  247. } else {
  248. ret = mxsmmc_send_cmd_dma(priv, data);
  249. if (ret) {
  250. printf("MMC%d: DMA transfer failed\n",
  251. mmc->block_dev.dev);
  252. return ret;
  253. }
  254. }
  255. /* Check data errors */
  256. reg = readl(&ssp_regs->hw_ssp_status);
  257. if (reg &
  258. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  259. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  260. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  261. mmc->block_dev.dev, cmd->cmdidx, reg);
  262. return COMM_ERR;
  263. }
  264. return 0;
  265. }
  266. static void mxsmmc_set_ios(struct mmc *mmc)
  267. {
  268. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  269. struct mxs_ssp_regs *ssp_regs = priv->regs;
  270. /* Set the clock speed */
  271. if (mmc->clock)
  272. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  273. switch (mmc->bus_width) {
  274. case 1:
  275. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  276. break;
  277. case 4:
  278. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  279. break;
  280. case 8:
  281. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  282. break;
  283. }
  284. /* Set the bus width */
  285. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  286. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  287. debug("MMC%d: Set %d bits bus width\n",
  288. mmc->block_dev.dev, mmc->bus_width);
  289. }
  290. static int mxsmmc_init(struct mmc *mmc)
  291. {
  292. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  293. struct mxs_ssp_regs *ssp_regs = priv->regs;
  294. /* Reset SSP */
  295. mx28_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  296. /* 8 bits word length in MMC mode */
  297. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  298. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK |
  299. SSP_CTRL1_DMA_ENABLE,
  300. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS);
  301. /* Set initial bit clock 400 KHz */
  302. mx28_set_ssp_busclock(priv->id, 400);
  303. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  304. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  305. udelay(200);
  306. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  307. return 0;
  308. }
  309. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  310. {
  311. struct mxs_clkctrl_regs *clkctrl_regs =
  312. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  313. struct mmc *mmc = NULL;
  314. struct mxsmmc_priv *priv = NULL;
  315. int ret;
  316. mmc = malloc(sizeof(struct mmc));
  317. if (!mmc)
  318. return -ENOMEM;
  319. priv = malloc(sizeof(struct mxsmmc_priv));
  320. if (!priv) {
  321. free(mmc);
  322. return -ENOMEM;
  323. }
  324. priv->desc = mxs_dma_desc_alloc();
  325. if (!priv->desc) {
  326. free(priv);
  327. free(mmc);
  328. return -ENOMEM;
  329. }
  330. ret = mxs_dma_init_channel(id);
  331. if (ret)
  332. return ret;
  333. priv->mmc_is_wp = wp;
  334. priv->id = id;
  335. switch (id) {
  336. case 0:
  337. priv->regs = (struct mxs_ssp_regs *)MXS_SSP0_BASE;
  338. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP0;
  339. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp0;
  340. break;
  341. case 1:
  342. priv->regs = (struct mxs_ssp_regs *)MXS_SSP1_BASE;
  343. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP1;
  344. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp1;
  345. break;
  346. case 2:
  347. priv->regs = (struct mxs_ssp_regs *)MXS_SSP2_BASE;
  348. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP2;
  349. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp2;
  350. break;
  351. case 3:
  352. priv->regs = (struct mxs_ssp_regs *)MXS_SSP3_BASE;
  353. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP3;
  354. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp3;
  355. break;
  356. }
  357. sprintf(mmc->name, "MXS MMC");
  358. mmc->send_cmd = mxsmmc_send_cmd;
  359. mmc->set_ios = mxsmmc_set_ios;
  360. mmc->init = mxsmmc_init;
  361. mmc->getcd = NULL;
  362. mmc->priv = priv;
  363. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  364. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  365. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  366. /*
  367. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  368. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  369. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  370. * CLOCK_RATE could be any integer from 0 to 255.
  371. */
  372. mmc->f_min = 400000;
  373. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  374. mmc->b_max = 0x20;
  375. mmc_register(mmc);
  376. return 0;
  377. }