MPC8349EMDS.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8349emds board configuration file
  25. *
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #undef DEBUG
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_E300 1 /* E300 Family */
  34. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  35. #define CONFIG_MPC834X 1 /* MPC834X family */
  36. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  37. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  38. #undef CONFIG_PCI
  39. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  40. #define PCI_66M
  41. #ifdef PCI_66M
  42. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  43. #else
  44. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  45. #endif
  46. #ifndef CONFIG_SYS_CLK_FREQ
  47. #ifdef PCI_66M
  48. #define CONFIG_SYS_CLK_FREQ 66000000
  49. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  50. #else
  51. #define CONFIG_SYS_CLK_FREQ 33000000
  52. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  53. #endif
  54. #endif
  55. #define CFG_SCCR_INIT (SCCR_DEFAULT & (~SCCR_CLK_MASK))
  56. #define CFG_SCCR_TSEC1CM SCCR_TSEC1CM_1 /* TSEC1 clock setting */
  57. #define CFG_SCCR_TSEC2CM SCCR_TSEC2CM_1 /* TSEC2 clock setting */
  58. #define CFG_SCCR_ENCCM SCCR_ENCCM_3 /* ENC clock setting */
  59. #define CFG_SCCR_USBCM SCCR_USBCM_3 /* USB clock setting */
  60. #define CFG_SCCR_VAL ( CFG_SCCR_INIT \
  61. | CFG_SCCR_TSEC1CM \
  62. | CFG_SCCR_TSEC2CM \
  63. | CFG_SCCR_ENCCM \
  64. | CFG_SCCR_USBCM )
  65. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  66. #define CFG_IMMR 0xE0000000
  67. #undef CFG_DRAM_TEST /* memory test, takes time */
  68. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  69. #define CFG_MEMTEST_END 0x00100000
  70. /*
  71. * DDR Setup
  72. */
  73. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  74. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  75. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  76. /*
  77. * 32-bit data path mode.
  78. *
  79. * Please note that using this mode for devices with the real density of 64-bit
  80. * effectively reduces the amount of available memory due to the effect of
  81. * wrapping around while translating address to row/columns, for example in the
  82. * 256MB module the upper 128MB get aliased with contents of the lower
  83. * 128MB); normally this define should be used for devices with real 32-bit
  84. * data path.
  85. */
  86. #undef CONFIG_DDR_32BIT
  87. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  88. #define CFG_SDRAM_BASE CFG_DDR_BASE
  89. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  90. #undef CONFIG_DDR_2T_TIMING
  91. #if defined(CONFIG_SPD_EEPROM)
  92. /*
  93. * Determine DDR configuration from I2C interface.
  94. */
  95. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  96. #else
  97. /*
  98. * Manually set up DDR parameters
  99. */
  100. #define CFG_DDR_SIZE 256 /* MB */
  101. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  102. #define CFG_DDR_TIMING_1 0x36332321
  103. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  104. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  105. #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  106. #if defined(CONFIG_DDR_32BIT)
  107. /* set burst length to 8 for 32-bit data path */
  108. #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
  109. #else
  110. /* the default burst length is 4 - for 64-bit data path */
  111. #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
  112. #endif
  113. #endif
  114. /*
  115. * SDRAM on the Local Bus
  116. */
  117. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  118. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  119. /*
  120. * FLASH on the Local Bus
  121. */
  122. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  123. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  124. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  125. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  126. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  127. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  128. (2 << BR_PS_SHIFT) | /* 32 bit port size */ \
  129. BR_V) /* valid */
  130. #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
  131. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  132. #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
  133. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  134. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  135. #undef CFG_FLASH_CHECKSUM
  136. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  137. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  138. #define CFG_MID_FLASH_JUMP 0x7F000000
  139. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  140. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  141. #define CFG_RAMBOOT
  142. #else
  143. #undef CFG_RAMBOOT
  144. #endif
  145. /*
  146. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  147. */
  148. #define CFG_BCSR 0xE2400000
  149. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  150. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  151. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
  152. #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
  153. #define CONFIG_L1_INIT_RAM
  154. #define CFG_INIT_RAM_LOCK 1
  155. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  156. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  157. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  158. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  159. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  160. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  161. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  162. /*
  163. * Local Bus LCRR and LBCR regs
  164. * LCRR: DLL bypass, Clock divider is 4
  165. * External Local Bus rate is
  166. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  167. */
  168. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  169. #define CFG_LBC_LBCR 0x00000000
  170. #define CFG_LB_SDRAM /* if board has SRDAM on local bus */
  171. #ifdef CFG_LB_SDRAM
  172. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  173. /*
  174. * Base Register 2 and Option Register 2 configure SDRAM.
  175. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  176. *
  177. * For BR2, need:
  178. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  179. * port-size = 32-bits = BR2[19:20] = 11
  180. * no parity checking = BR2[21:22] = 00
  181. * SDRAM for MSEL = BR2[24:26] = 011
  182. * Valid = BR[31] = 1
  183. *
  184. * 0 4 8 12 16 20 24 28
  185. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  186. *
  187. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  188. * FIXME: the top 17 bits of BR2.
  189. */
  190. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  191. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  192. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  193. /*
  194. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  195. *
  196. * For OR2, need:
  197. * 64MB mask for AM, OR2[0:7] = 1111 1100
  198. * XAM, OR2[17:18] = 11
  199. * 9 columns OR2[19-21] = 010
  200. * 13 rows OR2[23-25] = 100
  201. * EAD set for extra time OR[31] = 1
  202. *
  203. * 0 4 8 12 16 20 24 28
  204. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  205. */
  206. #define CFG_OR2_PRELIM 0xFC006901
  207. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  208. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  209. /*
  210. * LSDMR masks
  211. */
  212. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  213. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  214. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  215. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  216. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  217. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  218. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  219. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  220. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  221. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  222. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  223. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  224. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  225. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  226. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  227. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  228. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  229. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  230. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  231. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  232. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  233. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  234. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  235. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  236. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  237. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  238. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  239. | CFG_LBC_LSDMR_BSMA1516 \
  240. | CFG_LBC_LSDMR_RFCR8 \
  241. | CFG_LBC_LSDMR_PRETOACT6 \
  242. | CFG_LBC_LSDMR_ACTTORW3 \
  243. | CFG_LBC_LSDMR_BL8 \
  244. | CFG_LBC_LSDMR_WRC3 \
  245. | CFG_LBC_LSDMR_CL3 \
  246. )
  247. /*
  248. * SDRAM Controller configuration sequence.
  249. */
  250. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  251. | CFG_LBC_LSDMR_OP_PCHALL)
  252. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  253. | CFG_LBC_LSDMR_OP_ARFRSH)
  254. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  255. | CFG_LBC_LSDMR_OP_ARFRSH)
  256. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  257. | CFG_LBC_LSDMR_OP_MRW)
  258. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  259. | CFG_LBC_LSDMR_OP_NORMAL)
  260. #endif
  261. /*
  262. * Serial Port
  263. */
  264. #define CONFIG_CONS_INDEX 1
  265. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  266. #define CFG_NS16550
  267. #define CFG_NS16550_SERIAL
  268. #define CFG_NS16550_REG_SIZE 1
  269. #define CFG_NS16550_CLK get_bus_freq(0)
  270. #define CFG_BAUDRATE_TABLE \
  271. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  272. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  273. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  274. /* Use the HUSH parser */
  275. #define CFG_HUSH_PARSER
  276. #ifdef CFG_HUSH_PARSER
  277. #define CFG_PROMPT_HUSH_PS2 "> "
  278. #endif
  279. /* pass open firmware flat tree */
  280. #define CONFIG_OF_FLAT_TREE 1
  281. #define CONFIG_OF_BOARD_SETUP 1
  282. /* maximum size of the flat tree (8K) */
  283. #define OF_FLAT_TREE_MAX_SIZE 8192
  284. #define OF_CPU "PowerPC,8349@0"
  285. #define OF_SOC "soc8349@e0000000"
  286. #define OF_TBCLK (bd->bi_busfreq / 4)
  287. #define OF_STDOUT_PATH "/soc8349@e0000000/serial@4500"
  288. /* I2C */
  289. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  290. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  291. #define CONFIG_FSL_I2C
  292. #define CONFIG_I2C_MULTI_BUS
  293. #define CONFIG_I2C_CMD_TREE
  294. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  295. #define CFG_I2C_SLAVE 0x7F
  296. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  297. #define CFG_I2C_OFFSET 0x3000
  298. #define CFG_I2C2_OFFSET 0x3100
  299. /* TSEC */
  300. #define CFG_TSEC1_OFFSET 0x24000
  301. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  302. #define CFG_TSEC2_OFFSET 0x25000
  303. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  304. /* USB */
  305. #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  306. /*
  307. * General PCI
  308. * Addresses are mapped 1-1.
  309. */
  310. #define CFG_PCI1_MEM_BASE 0x80000000
  311. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  312. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  313. #define CFG_PCI1_MMIO_BASE 0x90000000
  314. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  315. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  316. #define CFG_PCI1_IO_BASE 0x00000000
  317. #define CFG_PCI1_IO_PHYS 0xE2000000
  318. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  319. #define CFG_PCI2_MEM_BASE 0xA0000000
  320. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  321. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  322. #define CFG_PCI2_MMIO_BASE 0xB0000000
  323. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  324. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  325. #define CFG_PCI2_IO_BASE 0x00000000
  326. #define CFG_PCI2_IO_PHYS 0xE2100000
  327. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  328. #if defined(CONFIG_PCI)
  329. #define PCI_ONE_PCI1
  330. #if defined(PCI_64BIT)
  331. #undef PCI_ALL_PCI1
  332. #undef PCI_TWO_PCI1
  333. #undef PCI_ONE_PCI1
  334. #endif
  335. #define CONFIG_NET_MULTI
  336. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  337. #undef CONFIG_EEPRO100
  338. #undef CONFIG_TULIP
  339. #if !defined(CONFIG_PCI_PNP)
  340. #define PCI_ENET0_IOADDR 0xFIXME
  341. #define PCI_ENET0_MEMADDR 0xFIXME
  342. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  343. #endif
  344. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  345. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  346. #endif /* CONFIG_PCI */
  347. /*
  348. * TSEC configuration
  349. */
  350. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  351. #if defined(CONFIG_TSEC_ENET)
  352. #ifndef CONFIG_NET_MULTI
  353. #define CONFIG_NET_MULTI 1
  354. #endif
  355. #define CONFIG_GMII 1 /* MII PHY management */
  356. #define CONFIG_MPC83XX_TSEC1 1
  357. #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0"
  358. #define CONFIG_MPC83XX_TSEC2 1
  359. #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1"
  360. #define TSEC1_PHY_ADDR 0
  361. #define TSEC2_PHY_ADDR 1
  362. #define TSEC1_PHYIDX 0
  363. #define TSEC2_PHYIDX 0
  364. /* Options are: TSEC[0-1] */
  365. #define CONFIG_ETHPRIME "TSEC0"
  366. #endif /* CONFIG_TSEC_ENET */
  367. /*
  368. * Configure on-board RTC
  369. */
  370. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  371. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  372. /*
  373. * Environment
  374. */
  375. #ifndef CFG_RAMBOOT
  376. #define CFG_ENV_IS_IN_FLASH 1
  377. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  378. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  379. #define CFG_ENV_SIZE 0x2000
  380. /* Address and size of Redundant Environment Sector */
  381. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  382. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  383. #else
  384. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  385. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  386. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  387. #define CFG_ENV_SIZE 0x2000
  388. #endif
  389. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  390. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  391. #if defined(CFG_RAMBOOT)
  392. #if defined(CONFIG_PCI)
  393. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  394. | CFG_CMD_PING \
  395. | CFG_CMD_PCI \
  396. | CFG_CMD_I2C \
  397. | CFG_CMD_DATE) \
  398. & \
  399. ~(CFG_CMD_ENV \
  400. | CFG_CMD_LOADS))
  401. #else
  402. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  403. | CFG_CMD_PING \
  404. | CFG_CMD_I2C \
  405. | CFG_CMD_DATE) \
  406. & \
  407. ~(CFG_CMD_ENV \
  408. | CFG_CMD_LOADS))
  409. #endif
  410. #else
  411. #if defined(CONFIG_PCI)
  412. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  413. | CFG_CMD_PCI \
  414. | CFG_CMD_PING \
  415. | CFG_CMD_I2C \
  416. | CFG_CMD_DATE \
  417. )
  418. #else
  419. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  420. | CFG_CMD_PING \
  421. | CFG_CMD_I2C \
  422. | CFG_CMD_MII \
  423. | CFG_CMD_DATE \
  424. )
  425. #endif
  426. #endif
  427. #include <cmd_confdefs.h>
  428. #undef CONFIG_WATCHDOG /* watchdog disabled */
  429. /*
  430. * Miscellaneous configurable options
  431. */
  432. #define CFG_LONGHELP /* undef to save memory */
  433. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  434. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  435. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  436. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  437. #else
  438. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  439. #endif
  440. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  441. #define CFG_MAXARGS 16 /* max number of command args */
  442. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  443. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  444. /*
  445. * For booting Linux, the board info and command line data
  446. * have to be in the first 8 MB of memory, since this is
  447. * the maximum mapped by the Linux kernel during initialization.
  448. */
  449. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  450. /* Cache Configuration */
  451. #define CFG_DCACHE_SIZE 32768
  452. #define CFG_CACHELINE_SIZE 32
  453. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  454. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  455. #endif
  456. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  457. #if 1 /*528/264*/
  458. #define CFG_HRCW_LOW (\
  459. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  460. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  461. HRCWL_CSB_TO_CLKIN |\
  462. HRCWL_VCO_1X2 |\
  463. HRCWL_CORE_TO_CSB_2X1)
  464. #elif 0 /*396/132*/
  465. #define CFG_HRCW_LOW (\
  466. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  467. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  468. HRCWL_CSB_TO_CLKIN |\
  469. HRCWL_VCO_1X4 |\
  470. HRCWL_CORE_TO_CSB_3X1)
  471. #elif 0 /*264/132*/
  472. #define CFG_HRCW_LOW (\
  473. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  474. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  475. HRCWL_CSB_TO_CLKIN |\
  476. HRCWL_VCO_1X4 |\
  477. HRCWL_CORE_TO_CSB_2X1)
  478. #elif 0 /*132/132*/
  479. #define CFG_HRCW_LOW (\
  480. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  481. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  482. HRCWL_CSB_TO_CLKIN |\
  483. HRCWL_VCO_1X4 |\
  484. HRCWL_CORE_TO_CSB_1X1)
  485. #elif 0 /*264/264 */
  486. #define CFG_HRCW_LOW (\
  487. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  488. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  489. HRCWL_CSB_TO_CLKIN |\
  490. HRCWL_VCO_1X4 |\
  491. HRCWL_CORE_TO_CSB_1X1)
  492. #endif
  493. #if defined(PCI_64BIT)
  494. #define CFG_HRCW_HIGH (\
  495. HRCWH_PCI_HOST |\
  496. HRCWH_64_BIT_PCI |\
  497. HRCWH_PCI1_ARBITER_ENABLE |\
  498. HRCWH_PCI2_ARBITER_DISABLE |\
  499. HRCWH_CORE_ENABLE |\
  500. HRCWH_FROM_0X00000100 |\
  501. HRCWH_BOOTSEQ_DISABLE |\
  502. HRCWH_SW_WATCHDOG_DISABLE |\
  503. HRCWH_ROM_LOC_LOCAL_16BIT |\
  504. HRCWH_TSEC1M_IN_GMII |\
  505. HRCWH_TSEC2M_IN_GMII )
  506. #else
  507. #define CFG_HRCW_HIGH (\
  508. HRCWH_PCI_HOST |\
  509. HRCWH_32_BIT_PCI |\
  510. HRCWH_PCI1_ARBITER_ENABLE |\
  511. HRCWH_PCI2_ARBITER_ENABLE |\
  512. HRCWH_CORE_ENABLE |\
  513. HRCWH_FROM_0X00000100 |\
  514. HRCWH_BOOTSEQ_DISABLE |\
  515. HRCWH_SW_WATCHDOG_DISABLE |\
  516. HRCWH_ROM_LOC_LOCAL_16BIT |\
  517. HRCWH_TSEC1M_IN_GMII |\
  518. HRCWH_TSEC2M_IN_GMII )
  519. #endif
  520. /* System IO Config */
  521. #define CFG_SICRH SICRH_TSOBI1
  522. #define CFG_SICRL SICRL_LDP_A
  523. #define CFG_HID0_INIT 0x000000000
  524. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  525. /* #define CFG_HID0_FINAL (\
  526. HID0_ENABLE_INSTRUCTION_CACHE |\
  527. HID0_ENABLE_M_BIT |\
  528. HID0_ENABLE_ADDRESS_BROADCAST ) */
  529. #define CFG_HID2 HID2_HBE
  530. /* DDR @ 0x00000000 */
  531. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  532. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  533. /* PCI @ 0x80000000 */
  534. #ifdef CONFIG_PCI
  535. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  536. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  537. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  538. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  539. #else
  540. #define CFG_IBAT1L (0)
  541. #define CFG_IBAT1U (0)
  542. #define CFG_IBAT2L (0)
  543. #define CFG_IBAT2U (0)
  544. #endif
  545. #ifdef CONFIG_MPC83XX_PCI2
  546. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  547. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  548. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  549. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  550. #else
  551. #define CFG_IBAT3L (0)
  552. #define CFG_IBAT3U (0)
  553. #define CFG_IBAT4L (0)
  554. #define CFG_IBAT4U (0)
  555. #endif
  556. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  557. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  558. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  559. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  560. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  561. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  562. #define CFG_IBAT7L (0)
  563. #define CFG_IBAT7U (0)
  564. #define CFG_DBAT0L CFG_IBAT0L
  565. #define CFG_DBAT0U CFG_IBAT0U
  566. #define CFG_DBAT1L CFG_IBAT1L
  567. #define CFG_DBAT1U CFG_IBAT1U
  568. #define CFG_DBAT2L CFG_IBAT2L
  569. #define CFG_DBAT2U CFG_IBAT2U
  570. #define CFG_DBAT3L CFG_IBAT3L
  571. #define CFG_DBAT3U CFG_IBAT3U
  572. #define CFG_DBAT4L CFG_IBAT4L
  573. #define CFG_DBAT4U CFG_IBAT4U
  574. #define CFG_DBAT5L CFG_IBAT5L
  575. #define CFG_DBAT5U CFG_IBAT5U
  576. #define CFG_DBAT6L CFG_IBAT6L
  577. #define CFG_DBAT6U CFG_IBAT6U
  578. #define CFG_DBAT7L CFG_IBAT7L
  579. #define CFG_DBAT7U CFG_IBAT7U
  580. /*
  581. * Internal Definitions
  582. *
  583. * Boot Flags
  584. */
  585. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  586. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  587. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  588. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  589. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  590. #endif
  591. /*
  592. * Environment Configuration
  593. */
  594. #define CONFIG_ENV_OVERWRITE
  595. #if defined(CONFIG_TSEC_ENET)
  596. #define CONFIG_ETHADDR 00:04:9f:ef:23:33
  597. #define CONFIG_HAS_ETH1
  598. #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
  599. #endif
  600. #define CONFIG_IPADDR 192.168.1.253
  601. #define CONFIG_HOSTNAME mpc8349emds
  602. #define CONFIG_ROOTPATH /nfsroot/rootfs
  603. #define CONFIG_BOOTFILE uImage
  604. #define CONFIG_SERVERIP 192.168.1.1
  605. #define CONFIG_GATEWAYIP 192.168.1.1
  606. #define CONFIG_NETMASK 255.255.255.0
  607. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  608. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  609. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  610. #define CONFIG_BAUDRATE 115200
  611. #define CONFIG_PREBOOT "echo;" \
  612. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  613. "echo"
  614. #define CONFIG_EXTRA_ENV_SETTINGS \
  615. "netdev=eth0\0" \
  616. "hostname=mpc8349emds\0" \
  617. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  618. "nfsroot=${serverip}:${rootpath}\0" \
  619. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  620. "addip=setenv bootargs ${bootargs} " \
  621. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  622. ":${hostname}:${netdev}:off panic=1\0" \
  623. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  624. "flash_nfs=run nfsargs addip addtty;" \
  625. "bootm ${kernel_addr}\0" \
  626. "flash_self=run ramargs addip addtty;" \
  627. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  628. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  629. "bootm\0" \
  630. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  631. "update=protect off fe000000 fe03ffff; " \
  632. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
  633. "upd=run load;run update\0" \
  634. "fdtaddr=400000\0" \
  635. "fdtfile=mpc8349emds.dtb\0" \
  636. ""
  637. #define CONFIG_NFSBOOTCOMMAND \
  638. "setenv bootargs root=/dev/nfs rw " \
  639. "nfsroot=$serverip:$rootpath " \
  640. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  641. "console=$consoledev,$baudrate $othbootargs;" \
  642. "tftp $loadaddr $bootfile;" \
  643. "tftp $fdtaddr $fdtfile;" \
  644. "bootm $loadaddr - $fdtaddr"
  645. #define CONFIG_RAMBOOTCOMMAND \
  646. "setenv bootargs root=/dev/ram rw " \
  647. "console=$consoledev,$baudrate $othbootargs;" \
  648. "tftp $ramdiskaddr $ramdiskfile;" \
  649. "tftp $loadaddr $bootfile;" \
  650. "tftp $fdtaddr $fdtfile;" \
  651. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  652. #define CONFIG_BOOTCOMMAND "run flash_self"
  653. #endif /* __CONFIG_H */