speed.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <mpc83xx.h>
  27. #include <asm/processor.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /* ----------------------------------------------------------------- */
  30. typedef enum {
  31. _unk,
  32. _off,
  33. _byp,
  34. _x8,
  35. _x4,
  36. _x2,
  37. _x1,
  38. _1x,
  39. _1_5x,
  40. _2x,
  41. _2_5x,
  42. _3x
  43. } mult_t;
  44. typedef struct {
  45. mult_t core_csb_ratio;
  46. mult_t vco_divider;
  47. } corecnf_t;
  48. corecnf_t corecnf_tab[] = {
  49. {_byp, _byp}, /* 0x00 */
  50. {_byp, _byp}, /* 0x01 */
  51. {_byp, _byp}, /* 0x02 */
  52. {_byp, _byp}, /* 0x03 */
  53. {_byp, _byp}, /* 0x04 */
  54. {_byp, _byp}, /* 0x05 */
  55. {_byp, _byp}, /* 0x06 */
  56. {_byp, _byp}, /* 0x07 */
  57. {_1x, _x2}, /* 0x08 */
  58. {_1x, _x4}, /* 0x09 */
  59. {_1x, _x8}, /* 0x0A */
  60. {_1x, _x8}, /* 0x0B */
  61. {_1_5x, _x2}, /* 0x0C */
  62. {_1_5x, _x4}, /* 0x0D */
  63. {_1_5x, _x8}, /* 0x0E */
  64. {_1_5x, _x8}, /* 0x0F */
  65. {_2x, _x2}, /* 0x10 */
  66. {_2x, _x4}, /* 0x11 */
  67. {_2x, _x8}, /* 0x12 */
  68. {_2x, _x8}, /* 0x13 */
  69. {_2_5x, _x2}, /* 0x14 */
  70. {_2_5x, _x4}, /* 0x15 */
  71. {_2_5x, _x8}, /* 0x16 */
  72. {_2_5x, _x8}, /* 0x17 */
  73. {_3x, _x2}, /* 0x18 */
  74. {_3x, _x4}, /* 0x19 */
  75. {_3x, _x8}, /* 0x1A */
  76. {_3x, _x8}, /* 0x1B */
  77. };
  78. /* ----------------------------------------------------------------- */
  79. /*
  80. *
  81. */
  82. int get_clocks(void)
  83. {
  84. volatile immap_t *im = (immap_t *) CFG_IMMR;
  85. u32 pci_sync_in;
  86. u8 spmf;
  87. u8 clkin_div;
  88. u32 sccr;
  89. u32 corecnf_tab_index;
  90. u8 corepll;
  91. u32 lcrr;
  92. u32 csb_clk;
  93. #if defined(CONFIG_MPC8349)
  94. u32 tsec1_clk;
  95. u32 tsec2_clk;
  96. u32 usbmph_clk;
  97. u32 usbdr_clk;
  98. #endif
  99. u32 core_clk;
  100. u32 i2c1_clk;
  101. u32 i2c2_clk;
  102. u32 enc_clk;
  103. u32 lbiu_clk;
  104. u32 lclk_clk;
  105. u32 ddr_clk;
  106. #if defined (CONFIG_MPC8360)
  107. u32 qepmf;
  108. u32 qepdf;
  109. u32 ddr_sec_clk;
  110. u32 qe_clk;
  111. u32 brg_clk;
  112. #endif
  113. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  114. return -1;
  115. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  116. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  117. #if defined(CONFIG_83XX_CLKIN)
  118. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  119. #else
  120. pci_sync_in = 0xDEADBEEF;
  121. #endif
  122. } else {
  123. #if defined(CONFIG_83XX_PCICLK)
  124. pci_sync_in = CONFIG_83XX_PCICLK;
  125. #else
  126. pci_sync_in = 0xDEADBEEF;
  127. #endif
  128. }
  129. spmf = ((im->reset.rcwl & RCWL_SPMF) >> RCWL_SPMF_SHIFT);
  130. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  131. sccr = im->clk.sccr;
  132. #if defined(CONFIG_MPC8349)
  133. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  134. case 0:
  135. tsec1_clk = 0;
  136. break;
  137. case 1:
  138. tsec1_clk = csb_clk;
  139. break;
  140. case 2:
  141. tsec1_clk = csb_clk / 2;
  142. break;
  143. case 3:
  144. tsec1_clk = csb_clk / 3;
  145. break;
  146. default:
  147. /* unkown SCCR_TSEC1CM value */
  148. return -4;
  149. }
  150. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  151. case 0:
  152. tsec2_clk = 0;
  153. break;
  154. case 1:
  155. tsec2_clk = csb_clk;
  156. break;
  157. case 2:
  158. tsec2_clk = csb_clk / 2;
  159. break;
  160. case 3:
  161. tsec2_clk = csb_clk / 3;
  162. break;
  163. default:
  164. /* unkown SCCR_TSEC2CM value */
  165. return -5;
  166. }
  167. i2c1_clk = tsec2_clk;
  168. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  169. case 0:
  170. usbmph_clk = 0;
  171. break;
  172. case 1:
  173. usbmph_clk = csb_clk;
  174. break;
  175. case 2:
  176. usbmph_clk = csb_clk / 2;
  177. break;
  178. case 3:
  179. usbmph_clk = csb_clk / 3;
  180. break;
  181. default:
  182. /* unkown SCCR_USBMPHCM value */
  183. return -7;
  184. }
  185. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  186. case 0:
  187. usbdr_clk = 0;
  188. break;
  189. case 1:
  190. usbdr_clk = csb_clk;
  191. break;
  192. case 2:
  193. usbdr_clk = csb_clk / 2;
  194. break;
  195. case 3:
  196. usbdr_clk = csb_clk / 3;
  197. break;
  198. default:
  199. /* unkown SCCR_USBDRCM value */
  200. return -8;
  201. }
  202. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  203. /* if USB MPH clock is not disabled and
  204. * USB DR clock is not disabled then
  205. * USB MPH & USB DR must have the same rate
  206. */
  207. return -9;
  208. }
  209. #endif
  210. #if defined (CONFIG_MPC8360)
  211. i2c1_clk = csb_clk;
  212. #endif
  213. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  214. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  215. case 0:
  216. enc_clk = 0;
  217. break;
  218. case 1:
  219. enc_clk = csb_clk;
  220. break;
  221. case 2:
  222. enc_clk = csb_clk / 2;
  223. break;
  224. case 3:
  225. enc_clk = csb_clk / 3;
  226. break;
  227. default:
  228. /* unkown SCCR_ENCCM value */
  229. return -6;
  230. }
  231. #if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
  232. lbiu_clk = csb_clk *
  233. (1 + ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
  234. #else
  235. #error Unknown MPC83xx chip
  236. #endif
  237. lcrr = (im->lbus.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  238. switch (lcrr) {
  239. case 2:
  240. case 4:
  241. case 8:
  242. lclk_clk = lbiu_clk / lcrr;
  243. break;
  244. default:
  245. /* unknown lcrr */
  246. return -10;
  247. }
  248. #if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
  249. ddr_clk = csb_clk *
  250. (1 + ((im->reset.rcwl & RCWL_DDRCM) >> RCWL_DDRCM_SHIFT));
  251. corepll = (im->reset.rcwl & RCWL_COREPLL) >> RCWL_COREPLL_SHIFT;
  252. #if defined (CONFIG_MPC8360)
  253. ddr_sec_clk = csb_clk * (1 +
  254. ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
  255. #endif
  256. #else
  257. #error Unknown MPC83xx chip
  258. #endif
  259. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  260. if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
  261. /* corecnf_tab_index is too high, possibly worng value */
  262. return -11;
  263. }
  264. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  265. case _byp:
  266. case _x1:
  267. case _1x:
  268. core_clk = csb_clk;
  269. break;
  270. case _1_5x:
  271. core_clk = (3 * csb_clk) / 2;
  272. break;
  273. case _2x:
  274. core_clk = 2 * csb_clk;
  275. break;
  276. case _2_5x:
  277. core_clk = (5 * csb_clk) / 2;
  278. break;
  279. case _3x:
  280. core_clk = 3 * csb_clk;
  281. break;
  282. default:
  283. /* unkown core to csb ratio */
  284. return -12;
  285. }
  286. #if defined (CONFIG_MPC8360)
  287. qepmf = (im->reset.rcwl & RCWL_CEPMF) >> RCWL_CEPMF_SHIFT;
  288. qepdf = (im->reset.rcwl & RCWL_CEPDF) >> RCWL_CEPDF_SHIFT;
  289. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  290. brg_clk = qe_clk / 2;
  291. #endif
  292. gd->csb_clk = csb_clk;
  293. #if defined(CONFIG_MPC8349)
  294. gd->tsec1_clk = tsec1_clk;
  295. gd->tsec2_clk = tsec2_clk;
  296. gd->usbmph_clk = usbmph_clk;
  297. gd->usbdr_clk = usbdr_clk;
  298. #endif
  299. gd->core_clk = core_clk;
  300. gd->i2c1_clk = i2c1_clk;
  301. gd->i2c2_clk = i2c2_clk;
  302. gd->enc_clk = enc_clk;
  303. gd->lbiu_clk = lbiu_clk;
  304. gd->lclk_clk = lclk_clk;
  305. gd->ddr_clk = ddr_clk;
  306. #if defined (CONFIG_MPC8360)
  307. gd->ddr_sec_clk = ddr_sec_clk;
  308. gd->qe_clk = qe_clk;
  309. gd->brg_clk = brg_clk;
  310. #endif
  311. gd->cpu_clk = gd->core_clk;
  312. gd->bus_clk = gd->csb_clk;
  313. return 0;
  314. }
  315. /********************************************
  316. * get_bus_freq
  317. * return system bus freq in Hz
  318. *********************************************/
  319. ulong get_bus_freq(ulong dummy)
  320. {
  321. return gd->csb_clk;
  322. }
  323. int print_clock_conf(void)
  324. {
  325. printf("Clock configuration:\n");
  326. printf(" Coherent System Bus: %4d MHz\n", gd->csb_clk / 1000000);
  327. printf(" Core: %4d MHz\n", gd->core_clk / 1000000);
  328. #if defined (CONFIG_MPC8360)
  329. printf(" QE: %4d MHz\n", gd->qe_clk / 1000000);
  330. #endif
  331. printf(" Local Bus Controller:%4d MHz\n", gd->lbiu_clk / 1000000);
  332. printf(" Local Bus: %4d MHz\n", gd->lclk_clk / 1000000);
  333. printf(" DDR: %4d MHz\n", gd->ddr_clk / 1000000);
  334. #if defined (CONFIG_MPC8360)
  335. printf(" DDR Secondary: %4d MHz\n", gd->ddr_sec_clk / 1000000);
  336. #endif
  337. printf(" SEC: %4d MHz\n", gd->enc_clk / 1000000);
  338. printf(" I2C1: %4d MHz\n", gd->i2c1_clk / 1000000);
  339. printf(" I2C2: %4d MHz\n", gd->i2c2_clk / 1000000);
  340. #if defined(CONFIG_MPC8349)
  341. printf(" TSEC1: %4d MHz\n", gd->tsec1_clk / 1000000);
  342. printf(" TSEC2: %4d MHz\n", gd->tsec2_clk / 1000000);
  343. printf(" USB MPH: %4d MHz\n", gd->usbmph_clk / 1000000);
  344. printf(" USB DR: %4d MHz\n", gd->usbdr_clk / 1000000);
  345. #endif
  346. return 0;
  347. }