cpu_init.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * Copyright 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <asm/io.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. #ifdef CONFIG_QE
  35. extern qe_iop_conf_t qe_iop_conf_tab[];
  36. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  37. int open_drain, int assign);
  38. extern void qe_init(uint qe_base);
  39. extern void qe_reset(void);
  40. static void config_qe_ioports(void)
  41. {
  42. u8 port, pin;
  43. int dir, open_drain, assign;
  44. int i;
  45. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  46. port = qe_iop_conf_tab[i].port;
  47. pin = qe_iop_conf_tab[i].pin;
  48. dir = qe_iop_conf_tab[i].dir;
  49. open_drain = qe_iop_conf_tab[i].open_drain;
  50. assign = qe_iop_conf_tab[i].assign;
  51. qe_config_iopin(port, pin, dir, open_drain, assign);
  52. }
  53. }
  54. #endif
  55. #ifdef CONFIG_CPM2
  56. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  57. {
  58. int portnum;
  59. for (portnum = 0; portnum < 4; portnum++) {
  60. uint pmsk = 0,
  61. ppar = 0,
  62. psor = 0,
  63. pdir = 0,
  64. podr = 0,
  65. pdat = 0;
  66. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  67. iop_conf_t *eiopc = iopc + 32;
  68. uint msk = 1;
  69. /*
  70. * NOTE:
  71. * index 0 refers to pin 31,
  72. * index 31 refers to pin 0
  73. */
  74. while (iopc < eiopc) {
  75. if (iopc->conf) {
  76. pmsk |= msk;
  77. if (iopc->ppar)
  78. ppar |= msk;
  79. if (iopc->psor)
  80. psor |= msk;
  81. if (iopc->pdir)
  82. pdir |= msk;
  83. if (iopc->podr)
  84. podr |= msk;
  85. if (iopc->pdat)
  86. pdat |= msk;
  87. }
  88. msk <<= 1;
  89. iopc++;
  90. }
  91. if (pmsk != 0) {
  92. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  93. uint tpmsk = ~pmsk;
  94. /*
  95. * the (somewhat confused) paragraph at the
  96. * bottom of page 35-5 warns that there might
  97. * be "unknown behaviour" when programming
  98. * PSORx and PDIRx, if PPARx = 1, so I
  99. * decided this meant I had to disable the
  100. * dedicated function first, and enable it
  101. * last.
  102. */
  103. iop->ppar &= tpmsk;
  104. iop->psor = (iop->psor & tpmsk) | psor;
  105. iop->podr = (iop->podr & tpmsk) | podr;
  106. iop->pdat = (iop->pdat & tpmsk) | pdat;
  107. iop->pdir = (iop->pdir & tpmsk) | pdir;
  108. iop->ppar |= ppar;
  109. }
  110. }
  111. }
  112. #endif
  113. /*
  114. * Breathe some life into the CPU...
  115. *
  116. * Set up the memory map
  117. * initialize a bunch of registers
  118. */
  119. void cpu_init_f (void)
  120. {
  121. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  122. volatile ccsr_lbc_t *memctl = &immap->im_lbc;
  123. extern void m8560_cpm_reset (void);
  124. /* Pointer is writable since we allocated a register for it */
  125. gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
  126. /* Clear initial global data */
  127. memset ((void *) gd, 0, sizeof (gd_t));
  128. #ifdef CONFIG_CPM2
  129. config_8560_ioports((ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR);
  130. #endif
  131. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  132. * addresses - these have to be modified later when FLASH size
  133. * has been determined
  134. */
  135. #if defined(CFG_OR0_REMAP)
  136. memctl->or0 = CFG_OR0_REMAP;
  137. #endif
  138. #if defined(CFG_OR1_REMAP)
  139. memctl->or1 = CFG_OR1_REMAP;
  140. #endif
  141. /* now restrict to preliminary range */
  142. /* if cs1 is already set via debugger, leave cs0/cs1 alone */
  143. if (! memctl->br1 & 1) {
  144. #if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
  145. memctl->br0 = CFG_BR0_PRELIM;
  146. memctl->or0 = CFG_OR0_PRELIM;
  147. #endif
  148. #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
  149. memctl->or1 = CFG_OR1_PRELIM;
  150. memctl->br1 = CFG_BR1_PRELIM;
  151. #endif
  152. }
  153. #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
  154. memctl->or2 = CFG_OR2_PRELIM;
  155. memctl->br2 = CFG_BR2_PRELIM;
  156. #endif
  157. #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
  158. memctl->or3 = CFG_OR3_PRELIM;
  159. memctl->br3 = CFG_BR3_PRELIM;
  160. #endif
  161. #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
  162. memctl->or4 = CFG_OR4_PRELIM;
  163. memctl->br4 = CFG_BR4_PRELIM;
  164. #endif
  165. #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
  166. memctl->or5 = CFG_OR5_PRELIM;
  167. memctl->br5 = CFG_BR5_PRELIM;
  168. #endif
  169. #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
  170. memctl->or6 = CFG_OR6_PRELIM;
  171. memctl->br6 = CFG_BR6_PRELIM;
  172. #endif
  173. #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
  174. memctl->or7 = CFG_OR7_PRELIM;
  175. memctl->br7 = CFG_BR7_PRELIM;
  176. #endif
  177. #if defined(CONFIG_CPM2)
  178. m8560_cpm_reset();
  179. #endif
  180. #ifdef CONFIG_QE
  181. /* Config QE ioports */
  182. config_qe_ioports();
  183. #endif
  184. }
  185. /*
  186. * Initialize L2 as cache.
  187. *
  188. * The newer 8548, etc, parts have twice as much cache, but
  189. * use the same bit-encoding as the older 8555, etc, parts.
  190. *
  191. */
  192. int cpu_init_r(void)
  193. {
  194. #if defined(CONFIG_CLEAR_LAW0) || defined(CONFIG_L2_CACHE)
  195. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  196. #endif
  197. #ifdef CONFIG_CLEAR_LAW0
  198. volatile ccsr_local_ecm_t *ecm = &immap->im_local_ecm;
  199. /* clear alternate boot location LAW (used for sdram, or ddr bank) */
  200. ecm->lawar0 = 0;
  201. #endif
  202. #if defined(CONFIG_L2_CACHE)
  203. volatile ccsr_l2cache_t *l2cache = &immap->im_l2cache;
  204. volatile uint cache_ctl;
  205. uint svr, ver;
  206. uint l2srbar;
  207. svr = get_svr();
  208. ver = SVR_VER(svr);
  209. asm("msync;isync");
  210. cache_ctl = l2cache->l2ctl;
  211. switch (cache_ctl & 0x30000000) {
  212. case 0x20000000:
  213. if (ver == SVR_8548 || ver == SVR_8548_E ||
  214. ver == SVR_8544 || ver == SVR_8568_E) {
  215. printf ("L2 cache 512KB:");
  216. /* set L2E=1, L2I=1, & L2SRAM=0 */
  217. cache_ctl = 0xc0000000;
  218. } else {
  219. printf ("L2 cache 256KB:");
  220. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  221. cache_ctl = 0xc8000000;
  222. }
  223. break;
  224. case 0x10000000:
  225. printf ("L2 cache 256KB:");
  226. if (ver == SVR_8544 || ver == SVR_8544_E) {
  227. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  228. }
  229. break;
  230. case 0x30000000:
  231. case 0x00000000:
  232. default:
  233. printf ("L2 cache unknown size (0x%08x)\n", cache_ctl);
  234. return -1;
  235. }
  236. if (l2cache->l2ctl & 0x80000000) {
  237. printf(" already enabled.");
  238. l2srbar = l2cache->l2srbar0;
  239. #ifdef CFG_INIT_L2_ADDR
  240. if (l2cache->l2ctl & 0x00010000 && l2srbar >= CFG_FLASH_BASE) {
  241. l2srbar = CFG_INIT_L2_ADDR;
  242. l2cache->l2srbar0 = l2srbar;
  243. printf(" Moving to 0x%08x", CFG_INIT_L2_ADDR);
  244. }
  245. #endif /* CFG_INIT_L2_ADDR */
  246. puts("\n");
  247. } else {
  248. asm("msync;isync");
  249. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  250. asm("msync;isync");
  251. printf(" enabled\n");
  252. }
  253. #else
  254. printf("L2 cache: disabled\n");
  255. #endif
  256. #ifdef CONFIG_QE
  257. uint qe_base = CFG_IMMR + 0x00080000; /* QE immr base */
  258. qe_init(qe_base);
  259. qe_reset();
  260. #endif
  261. return 0;
  262. }