at91sam9rlek.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91sam9rl.h>
  26. #include <asm/arch/at91sam9rl_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_common.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. #include <lcd.h>
  34. #include <atmel_lcdc.h>
  35. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  36. #include <net.h>
  37. #endif
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* ------------------------------------------------------------------------- */
  40. /*
  41. * Miscelaneous platform dependent initialisations
  42. */
  43. #ifdef CONFIG_CMD_NAND
  44. static void at91sam9rlek_nand_hw_init(void)
  45. {
  46. unsigned long csa;
  47. /* Enable CS3 */
  48. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  49. at91_sys_write(AT91_MATRIX_EBICSA,
  50. csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  51. /* Configure SMC CS3 for NAND/SmartMedia */
  52. at91_sys_write(AT91_SMC_SETUP(3),
  53. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  54. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  55. at91_sys_write(AT91_SMC_PULSE(3),
  56. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  57. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  58. at91_sys_write(AT91_SMC_CYCLE(3),
  59. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  60. at91_sys_write(AT91_SMC_MODE(3),
  61. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  62. AT91_SMC_EXNWMODE_DISABLE |
  63. #ifdef CONFIG_SYS_NAND_DBW_16
  64. AT91_SMC_DBW_16 |
  65. #else /* CONFIG_SYS_NAND_DBW_8 */
  66. AT91_SMC_DBW_8 |
  67. #endif
  68. AT91_SMC_TDF_(2));
  69. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_PIOD);
  70. /* Configure RDY/BSY */
  71. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  72. /* Enable NandFlash */
  73. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  74. at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
  75. at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
  76. }
  77. #endif
  78. #ifdef CONFIG_LCD
  79. vidinfo_t panel_info = {
  80. vl_col: 240,
  81. vl_row: 320,
  82. vl_clk: 4965000,
  83. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  84. ATMEL_LCDC_INVFRAME_INVERTED,
  85. vl_bpix: 3,
  86. vl_tft: 1,
  87. vl_hsync_len: 5,
  88. vl_left_margin: 1,
  89. vl_right_margin:33,
  90. vl_vsync_len: 1,
  91. vl_upper_margin:1,
  92. vl_lower_margin:0,
  93. mmio: AT91SAM9RL_LCDC_BASE,
  94. };
  95. void lcd_enable(void)
  96. {
  97. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power up */
  98. }
  99. void lcd_disable(void)
  100. {
  101. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power down */
  102. }
  103. static void at91sam9rlek_lcd_hw_init(void)
  104. {
  105. at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
  106. at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
  107. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
  108. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
  109. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
  110. at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
  111. at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
  112. at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
  113. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
  114. at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
  115. at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  116. at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  117. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
  118. at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  119. at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  120. at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
  121. at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
  122. at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
  123. at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
  124. at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
  125. at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
  126. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_LCDC);
  127. gd->fb_base = 0;
  128. }
  129. #ifdef CONFIG_LCD_INFO
  130. #include <nand.h>
  131. #include <version.h>
  132. void lcd_show_board_info(void)
  133. {
  134. ulong dram_size, nand_size;
  135. int i;
  136. char temp[32];
  137. lcd_printf ("%s\n", U_BOOT_VERSION);
  138. lcd_printf ("(C) 2008 ATMEL Corp\n");
  139. lcd_printf ("at91support@atmel.com\n");
  140. lcd_printf ("%s CPU at %s MHz\n",
  141. AT91_CPU_NAME,
  142. strmhz(temp, AT91_CPU_CLOCK));
  143. dram_size = 0;
  144. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  145. dram_size += gd->bd->bi_dram[i].size;
  146. nand_size = 0;
  147. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  148. nand_size += nand_info[i].size;
  149. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  150. dram_size >> 20,
  151. nand_size >> 20 );
  152. }
  153. #endif /* CONFIG_LCD_INFO */
  154. #endif
  155. int board_init(void)
  156. {
  157. /* Enable Ctrlc */
  158. console_init_f();
  159. /* arch number of AT91SAM9RLEK-Board */
  160. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9RLEK;
  161. /* adress of boot parameters */
  162. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  163. at91_serial_hw_init();
  164. #ifdef CONFIG_CMD_NAND
  165. at91sam9rlek_nand_hw_init();
  166. #endif
  167. #ifdef CONFIG_HAS_DATAFLASH
  168. at91_spi0_hw_init(1 << 0);
  169. #endif
  170. #ifdef CONFIG_LCD
  171. at91sam9rlek_lcd_hw_init();
  172. #endif
  173. return 0;
  174. }
  175. int dram_init(void)
  176. {
  177. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  178. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  179. return 0;
  180. }