at91sam9263ek.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9263.h>
  27. #include <asm/arch/at91sam9263_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/at91_rstc.h>
  32. #include <asm/arch/gpio.h>
  33. #include <asm/arch/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include <lcd.h>
  36. #include <atmel_lcdc.h>
  37. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  38. #include <net.h>
  39. #endif
  40. #include <netdev.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /* ------------------------------------------------------------------------- */
  43. /*
  44. * Miscelaneous platform dependent initialisations
  45. */
  46. #ifdef CONFIG_CMD_NAND
  47. static void at91sam9263ek_nand_hw_init(void)
  48. {
  49. unsigned long csa;
  50. /* Enable CS3 */
  51. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  52. at91_sys_write(AT91_MATRIX_EBI0CSA,
  53. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  54. /* Configure SMC CS3 for NAND/SmartMedia */
  55. at91_sys_write(AT91_SMC_SETUP(3),
  56. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  57. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  58. at91_sys_write(AT91_SMC_PULSE(3),
  59. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  60. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  61. at91_sys_write(AT91_SMC_CYCLE(3),
  62. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  63. at91_sys_write(AT91_SMC_MODE(3),
  64. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  65. AT91_SMC_EXNWMODE_DISABLE |
  66. #ifdef CONFIG_SYS_NAND_DBW_16
  67. AT91_SMC_DBW_16 |
  68. #else /* CONFIG_SYS_NAND_DBW_8 */
  69. AT91_SMC_DBW_8 |
  70. #endif
  71. AT91_SMC_TDF_(2));
  72. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  73. 1 << AT91SAM9263_ID_PIOCDE);
  74. /* Configure RDY/BSY */
  75. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  76. /* Enable NandFlash */
  77. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  78. }
  79. #endif
  80. #ifdef CONFIG_MACB
  81. static void at91sam9263ek_macb_hw_init(void)
  82. {
  83. /* Enable clock */
  84. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  85. /*
  86. * Disable pull-up on:
  87. * RXDV (PC25) => PHY normal mode (not Test mode)
  88. * ERX0 (PE25) => PHY ADDR0
  89. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  90. *
  91. * PHY has internal pull-down
  92. */
  93. writel(pin_to_mask(AT91_PIN_PC25),
  94. pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
  95. writel(pin_to_mask(AT91_PIN_PE25) |
  96. pin_to_mask(AT91_PIN_PE26),
  97. pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
  98. /* Need to reset PHY -> 500ms reset */
  99. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  100. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  101. AT91_RSTC_URSTEN);
  102. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  103. /* Wait for end hardware reset */
  104. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  105. /* Restore NRST value */
  106. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  107. (AT91_RSTC_ERSTL & (0x0 << 8)) |
  108. AT91_RSTC_URSTEN);
  109. /* Re-enable pull-up */
  110. writel(pin_to_mask(AT91_PIN_PC25),
  111. pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
  112. writel(pin_to_mask(AT91_PIN_PE25) |
  113. pin_to_mask(AT91_PIN_PE26),
  114. pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
  115. at91_macb_hw_init();
  116. }
  117. #endif
  118. #ifdef CONFIG_LCD
  119. vidinfo_t panel_info = {
  120. vl_col: 240,
  121. vl_row: 320,
  122. vl_clk: 4965000,
  123. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  124. ATMEL_LCDC_INVFRAME_INVERTED,
  125. vl_bpix: 3,
  126. vl_tft: 1,
  127. vl_hsync_len: 5,
  128. vl_left_margin: 1,
  129. vl_right_margin:33,
  130. vl_vsync_len: 1,
  131. vl_upper_margin:1,
  132. vl_lower_margin:0,
  133. mmio: AT91SAM9263_LCDC_BASE,
  134. };
  135. void lcd_enable(void)
  136. {
  137. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
  138. }
  139. void lcd_disable(void)
  140. {
  141. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
  142. }
  143. static void at91sam9263ek_lcd_hw_init(void)
  144. {
  145. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  146. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  147. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  148. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  149. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  150. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  151. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  152. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  153. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  154. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  155. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  156. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  157. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  158. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
  159. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  160. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  161. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  162. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  163. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  164. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
  165. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  166. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  167. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
  168. gd->fb_base = AT91SAM9263_SRAM0_BASE;
  169. }
  170. #ifdef CONFIG_LCD_INFO
  171. #include <nand.h>
  172. #include <version.h>
  173. void lcd_show_board_info(void)
  174. {
  175. ulong dram_size, nand_size;
  176. int i;
  177. char temp[32];
  178. lcd_printf ("%s\n", U_BOOT_VERSION);
  179. lcd_printf ("(C) 2008 ATMEL Corp\n");
  180. lcd_printf ("at91support@atmel.com\n");
  181. lcd_printf ("%s CPU at %s MHz\n",
  182. AT91_CPU_NAME,
  183. strmhz(temp, AT91_CPU_CLOCK));
  184. dram_size = 0;
  185. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  186. dram_size += gd->bd->bi_dram[i].size;
  187. nand_size = 0;
  188. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  189. nand_size += nand_info[i].size;
  190. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  191. dram_size >> 20,
  192. nand_size >> 20 );
  193. }
  194. #endif /* CONFIG_LCD_INFO */
  195. #endif
  196. int board_init(void)
  197. {
  198. /* Enable Ctrlc */
  199. console_init_f();
  200. /* arch number of AT91SAM9263EK-Board */
  201. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
  202. /* adress of boot parameters */
  203. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  204. at91_serial_hw_init();
  205. #ifdef CONFIG_CMD_NAND
  206. at91sam9263ek_nand_hw_init();
  207. #endif
  208. #ifdef CONFIG_HAS_DATAFLASH
  209. at91_set_gpio_output(AT91_PIN_PE20, 1); /* select spi0 clock */
  210. at91_spi0_hw_init(1 << 0);
  211. #endif
  212. #ifdef CONFIG_MACB
  213. at91sam9263ek_macb_hw_init();
  214. #endif
  215. #ifdef CONFIG_USB_OHCI_NEW
  216. at91_uhp_hw_init();
  217. #endif
  218. #ifdef CONFIG_LCD
  219. at91sam9263ek_lcd_hw_init();
  220. #endif
  221. return 0;
  222. }
  223. int dram_init(void)
  224. {
  225. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  226. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  227. return 0;
  228. }
  229. #ifdef CONFIG_RESET_PHY_R
  230. void reset_phy(void)
  231. {
  232. #ifdef CONFIG_MACB
  233. /*
  234. * Initialize ethernet HW addr prior to starting Linux,
  235. * needed for nfsroot
  236. */
  237. eth_init(gd->bd);
  238. #endif
  239. }
  240. #endif
  241. int board_eth_init(bd_t *bis)
  242. {
  243. int rc = 0;
  244. #ifdef CONFIG_MACB
  245. rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
  246. #endif
  247. return rc;
  248. }