andi.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. /*
  25. * CPU test
  26. * Logic instructions: andi., andis.
  27. *
  28. * The test contains a pre-built table of instructions, operands and
  29. * expected results. For each table entry, the test will cyclically use
  30. * different sets of operand registers and result registers.
  31. */
  32. #ifdef CONFIG_POST
  33. #include <post.h>
  34. #include "cpu_asm.h"
  35. #if CONFIG_POST & CFG_POST_CPU
  36. extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op);
  37. extern ulong cpu_post_makecr (long v);
  38. static struct cpu_post_andi_s
  39. {
  40. ulong cmd;
  41. ulong op1;
  42. ushort op2;
  43. ulong res;
  44. } cpu_post_andi_table[] =
  45. {
  46. {
  47. OP_ANDI_,
  48. 0x80008000,
  49. 0xffff,
  50. 0x00008000
  51. },
  52. {
  53. OP_ANDIS_,
  54. 0x80008000,
  55. 0xffff,
  56. 0x80000000
  57. },
  58. };
  59. static unsigned int cpu_post_andi_size =
  60. sizeof (cpu_post_andi_table) / sizeof (struct cpu_post_andi_s);
  61. int cpu_post_test_andi (void)
  62. {
  63. int ret = 0;
  64. unsigned int i, reg;
  65. int flag = disable_interrupts();
  66. for (i = 0; i < cpu_post_andi_size && ret == 0; i++)
  67. {
  68. struct cpu_post_andi_s *test = cpu_post_andi_table + i;
  69. for (reg = 0; reg < 32 && ret == 0; reg++)
  70. {
  71. unsigned int reg0 = (reg + 0) % 32;
  72. unsigned int reg1 = (reg + 1) % 32;
  73. unsigned int stk = reg < 16 ? 31 : 15;
  74. unsigned long codecr[] =
  75. {
  76. ASM_STW(stk, 1, -4),
  77. ASM_ADDI(stk, 1, -16),
  78. ASM_STW(3, stk, 8),
  79. ASM_STW(reg0, stk, 4),
  80. ASM_STW(reg1, stk, 0),
  81. ASM_LWZ(reg0, stk, 8),
  82. ASM_11IX(test->cmd, reg1, reg0, test->op2),
  83. ASM_STW(reg1, stk, 8),
  84. ASM_LWZ(reg1, stk, 0),
  85. ASM_LWZ(reg0, stk, 4),
  86. ASM_LWZ(3, stk, 8),
  87. ASM_ADDI(1, stk, 16),
  88. ASM_LWZ(stk, 1, -4),
  89. ASM_BLR,
  90. };
  91. ulong res;
  92. ulong cr;
  93. cpu_post_exec_21 (codecr, & cr, & res, test->op1);
  94. ret = res == test->res &&
  95. (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
  96. if (ret != 0)
  97. {
  98. post_log ("Error at andi test %d !\n", i);
  99. }
  100. }
  101. }
  102. if (flag)
  103. enable_interrupts();
  104. return ret;
  105. }
  106. #endif
  107. #endif