cpu.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <watchdog.h>
  26. #include <command.h>
  27. #include <asm/cache.h>
  28. #include <mpc86xx.h>
  29. #include <asm/fsl_law.h>
  30. int
  31. checkcpu(void)
  32. {
  33. sys_info_t sysinfo;
  34. uint pvr, svr;
  35. uint ver;
  36. uint major, minor;
  37. uint lcrr; /* local bus clock ratio register */
  38. uint clkdiv; /* clock divider portion of lcrr */
  39. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  40. volatile ccsr_gur_t *gur = &immap->im_gur;
  41. puts("Freescale PowerPC\n");
  42. pvr = get_pvr();
  43. ver = PVR_VER(pvr);
  44. major = PVR_MAJ(pvr);
  45. minor = PVR_MIN(pvr);
  46. puts("CPU:\n");
  47. puts(" Core: ");
  48. switch (ver) {
  49. case PVR_VER(PVR_86xx):
  50. {
  51. uint msscr0 = mfspr(MSSCR0);
  52. printf("E600 Core %d", (msscr0 & 0x20) ? 1 : 0 );
  53. if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
  54. puts("\n Core1Translation Enabled");
  55. debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
  56. }
  57. break;
  58. default:
  59. puts("Unknown");
  60. break;
  61. }
  62. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  63. svr = get_svr();
  64. ver = SVR_VER(svr);
  65. major = SVR_MAJ(svr);
  66. minor = SVR_MIN(svr);
  67. puts(" System: ");
  68. switch (ver) {
  69. case SVR_8641:
  70. if (SVR_SUBVER(svr) == 1) {
  71. puts("8641D");
  72. } else {
  73. puts("8641");
  74. }
  75. break;
  76. case SVR_8610:
  77. puts("8610");
  78. break;
  79. default:
  80. puts("Unknown");
  81. break;
  82. }
  83. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  84. get_sys_info(&sysinfo);
  85. puts(" Clocks: ");
  86. printf("CPU:%4lu MHz, ", sysinfo.freqProcessor / 1000000);
  87. printf("MPX:%4lu MHz, ", sysinfo.freqSystemBus / 1000000);
  88. printf("DDR:%4lu MHz, ", sysinfo.freqSystemBus / 2000000);
  89. #if defined(CFG_LBC_LCRR)
  90. lcrr = CFG_LBC_LCRR;
  91. #else
  92. {
  93. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  94. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  95. lcrr = lbc->lcrr;
  96. }
  97. #endif
  98. clkdiv = lcrr & 0x0f;
  99. if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
  100. printf("LBC:%4lu MHz\n",
  101. sysinfo.freqSystemBus / 1000000 / clkdiv);
  102. } else {
  103. printf(" LBC: unknown (lcrr: 0x%08x)\n", lcrr);
  104. }
  105. puts(" L2: ");
  106. if (get_l2cr() & 0x80000000)
  107. puts("Enabled\n");
  108. else
  109. puts("Disabled\n");
  110. return 0;
  111. }
  112. static inline void
  113. soft_restart(unsigned long addr)
  114. {
  115. #if !defined(CONFIG_MPC8641HPCN) && !defined(CONFIG_MPC8610HPCD)
  116. /*
  117. * SRR0 has system reset vector, SRR1 has default MSR value
  118. * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
  119. */
  120. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  121. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  122. __asm__ __volatile__ ("mtspr 27, 4");
  123. __asm__ __volatile__ ("rfi");
  124. #else /* CONFIG_MPC8641HPCN */
  125. out8(PIXIS_BASE + PIXIS_RST, 0);
  126. #endif /* !CONFIG_MPC8641HPCN */
  127. while (1) ; /* not reached */
  128. }
  129. /*
  130. * No generic way to do board reset. Simply call soft_reset.
  131. */
  132. void
  133. do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  134. {
  135. #if !defined(CONFIG_MPC8641HPCN) && !defined(CONFIG_MPC8610HPCD)
  136. #ifdef CFG_RESET_ADDRESS
  137. ulong addr = CFG_RESET_ADDRESS;
  138. #else
  139. /*
  140. * note: when CFG_MONITOR_BASE points to a RAM address,
  141. * CFG_MONITOR_BASE - sizeof (ulong) is usually a valid
  142. * address. Better pick an address known to be invalid on your
  143. * system and assign it to CFG_RESET_ADDRESS.
  144. */
  145. ulong addr = CFG_MONITOR_BASE - sizeof(ulong);
  146. #endif
  147. /* flush and disable I/D cache */
  148. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  149. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  150. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  151. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  152. __asm__ __volatile__ ("sync");
  153. __asm__ __volatile__ ("mtspr 1008, 4");
  154. __asm__ __volatile__ ("isync");
  155. __asm__ __volatile__ ("sync");
  156. __asm__ __volatile__ ("mtspr 1008, 5");
  157. __asm__ __volatile__ ("isync");
  158. __asm__ __volatile__ ("sync");
  159. soft_restart(addr);
  160. #else /* CONFIG_MPC8641HPCN */
  161. out8(PIXIS_BASE + PIXIS_RST, 0);
  162. #endif /* !CONFIG_MPC8641HPCN */
  163. while (1) ; /* not reached */
  164. }
  165. /*
  166. * Get timebase clock frequency
  167. */
  168. unsigned long
  169. get_tbclk(void)
  170. {
  171. sys_info_t sys_info;
  172. get_sys_info(&sys_info);
  173. return (sys_info.freqSystemBus + 3L) / 4L;
  174. }
  175. #if defined(CONFIG_WATCHDOG)
  176. void
  177. watchdog_reset(void)
  178. {
  179. }
  180. #endif /* CONFIG_WATCHDOG */
  181. #if defined(CONFIG_DDR_ECC)
  182. void
  183. dma_init(void)
  184. {
  185. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  186. volatile ccsr_dma_t *dma = &immap->im_dma;
  187. dma->satr0 = 0x00040000;
  188. dma->datr0 = 0x00040000;
  189. asm("sync; isync");
  190. }
  191. uint
  192. dma_check(void)
  193. {
  194. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  195. volatile ccsr_dma_t *dma = &immap->im_dma;
  196. volatile uint status = dma->sr0;
  197. /* While the channel is busy, spin */
  198. while ((status & 4) == 4) {
  199. status = dma->sr0;
  200. }
  201. if (status != 0) {
  202. printf("DMA Error: status = %x\n", status);
  203. }
  204. return status;
  205. }
  206. int
  207. dma_xfer(void *dest, uint count, void *src)
  208. {
  209. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  210. volatile ccsr_dma_t *dma = &immap->im_dma;
  211. dma->dar0 = (uint) dest;
  212. dma->sar0 = (uint) src;
  213. dma->bcr0 = count;
  214. dma->mr0 = 0xf000004;
  215. asm("sync;isync");
  216. dma->mr0 = 0xf000005;
  217. asm("sync;isync");
  218. return dma_check();
  219. }
  220. #endif /* CONFIG_DDR_ECC */
  221. /*
  222. * Print out the state of various machine registers.
  223. * Currently prints out LAWs and BR0/OR0
  224. */
  225. void mpc86xx_reginfo(void)
  226. {
  227. immap_t *immap = (immap_t *)CFG_IMMR;
  228. ccsr_lbc_t *lbc = &immap->im_lbc;
  229. print_laws();
  230. printf ("Local Bus Controller Registers\n"
  231. "\tBR0\t0x%08X\tOR0\t0x%08X \n", in_be32(&lbc->br0), in_be32(&lbc->or0));
  232. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", in_be32(&lbc->br1), in_be32(&lbc->or1));
  233. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", in_be32(&lbc->br2), in_be32(&lbc->or2));
  234. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", in_be32(&lbc->br3), in_be32(&lbc->or3));
  235. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", in_be32(&lbc->br4), in_be32(&lbc->or4));
  236. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", in_be32(&lbc->br5), in_be32(&lbc->or5));
  237. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", in_be32(&lbc->br6), in_be32(&lbc->or6));
  238. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", in_be32(&lbc->br7), in_be32(&lbc->or7));
  239. }