mpc8641hpcn.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * Copyright 2006, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_86xx.h>
  26. #include <asm/immap_fsl_pci.h>
  27. #include <spd_sdram.h>
  28. #include <asm/io.h>
  29. #include <libfdt.h>
  30. #include <fdt_support.h>
  31. #include "../common/pixis.h"
  32. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  33. extern void ddr_enable_ecc(unsigned int dram_size);
  34. #endif
  35. void sdram_init(void);
  36. long int fixed_sdram(void);
  37. int board_early_init_f(void)
  38. {
  39. return 0;
  40. }
  41. int checkboard(void)
  42. {
  43. puts("Board: MPC8641HPCN\n");
  44. return 0;
  45. }
  46. long int
  47. initdram(int board_type)
  48. {
  49. long dram_size = 0;
  50. #if defined(CONFIG_SPD_EEPROM)
  51. dram_size = spd_sdram();
  52. #else
  53. dram_size = fixed_sdram();
  54. #endif
  55. #if defined(CFG_RAMBOOT)
  56. puts(" DDR: ");
  57. return dram_size;
  58. #endif
  59. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  60. /*
  61. * Initialize and enable DDR ECC.
  62. */
  63. ddr_enable_ecc(dram_size);
  64. #endif
  65. puts(" DDR: ");
  66. return dram_size;
  67. }
  68. #if defined(CFG_DRAM_TEST)
  69. int
  70. testdram(void)
  71. {
  72. uint *pstart = (uint *) CFG_MEMTEST_START;
  73. uint *pend = (uint *) CFG_MEMTEST_END;
  74. uint *p;
  75. puts("SDRAM test phase 1:\n");
  76. for (p = pstart; p < pend; p++)
  77. *p = 0xaaaaaaaa;
  78. for (p = pstart; p < pend; p++) {
  79. if (*p != 0xaaaaaaaa) {
  80. printf("SDRAM test fails at: %08x\n", (uint) p);
  81. return 1;
  82. }
  83. }
  84. puts("SDRAM test phase 2:\n");
  85. for (p = pstart; p < pend; p++)
  86. *p = 0x55555555;
  87. for (p = pstart; p < pend; p++) {
  88. if (*p != 0x55555555) {
  89. printf("SDRAM test fails at: %08x\n", (uint) p);
  90. return 1;
  91. }
  92. }
  93. puts("SDRAM test passed.\n");
  94. return 0;
  95. }
  96. #endif
  97. #if !defined(CONFIG_SPD_EEPROM)
  98. /*
  99. * Fixed sdram init -- doesn't use serial presence detect.
  100. */
  101. long int
  102. fixed_sdram(void)
  103. {
  104. #if !defined(CFG_RAMBOOT)
  105. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  106. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  107. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  108. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  109. ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
  110. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  111. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  112. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  113. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  114. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  115. ddr->sdram_interval = CFG_DDR_INTERVAL;
  116. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  117. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  118. ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
  119. ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
  120. #if defined (CONFIG_DDR_ECC)
  121. ddr->err_disable = 0x0000008D;
  122. ddr->err_sbe = 0x00ff0000;
  123. #endif
  124. asm("sync;isync");
  125. udelay(500);
  126. #if defined (CONFIG_DDR_ECC)
  127. /* Enable ECC checking */
  128. ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
  129. #else
  130. ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
  131. ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
  132. #endif
  133. asm("sync; isync");
  134. udelay(500);
  135. #endif
  136. return CFG_SDRAM_SIZE * 1024 * 1024;
  137. }
  138. #endif /* !defined(CONFIG_SPD_EEPROM) */
  139. #if defined(CONFIG_PCI)
  140. /*
  141. * Initialize PCI Devices, report devices found.
  142. */
  143. #ifndef CONFIG_PCI_PNP
  144. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  145. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  146. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  147. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  148. PCI_ENET0_MEMADDR,
  149. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  150. {}
  151. };
  152. #endif
  153. static struct pci_controller pci1_hose = {
  154. #ifndef CONFIG_PCI_PNP
  155. config_table:pci_mpc86xxcts_config_table
  156. #endif
  157. };
  158. #endif /* CONFIG_PCI */
  159. #ifdef CONFIG_PCI2
  160. static struct pci_controller pci2_hose;
  161. #endif /* CONFIG_PCI2 */
  162. int first_free_busno = 0;
  163. void pci_init_board(void)
  164. {
  165. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  166. volatile ccsr_gur_t *gur = &immap->im_gur;
  167. uint devdisr = gur->devdisr;
  168. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  169. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  170. #ifdef CONFIG_PCI1
  171. {
  172. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  173. extern void fsl_pci_init(struct pci_controller *hose);
  174. struct pci_controller *hose = &pci1_hose;
  175. #ifdef DEBUG
  176. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  177. >> MPC8641_PORBMSR_HA_SHIFT;
  178. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  179. #endif
  180. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  181. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  182. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  183. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  184. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  185. if (pci->pme_msg_det) {
  186. pci->pme_msg_det = 0xffffffff;
  187. debug(" with errors. Clearing. Now 0x%08x",
  188. pci->pme_msg_det);
  189. }
  190. debug("\n");
  191. /* inbound */
  192. pci_set_region(hose->regions + 0,
  193. CFG_PCI_MEMORY_BUS,
  194. CFG_PCI_MEMORY_PHYS,
  195. CFG_PCI_MEMORY_SIZE,
  196. PCI_REGION_MEM | PCI_REGION_MEMORY);
  197. /* outbound memory */
  198. pci_set_region(hose->regions + 1,
  199. CFG_PCI1_MEM_BASE,
  200. CFG_PCI1_MEM_PHYS,
  201. CFG_PCI1_MEM_SIZE,
  202. PCI_REGION_MEM);
  203. /* outbound io */
  204. pci_set_region(hose->regions + 2,
  205. CFG_PCI1_IO_BASE,
  206. CFG_PCI1_IO_PHYS,
  207. CFG_PCI1_IO_SIZE,
  208. PCI_REGION_IO);
  209. hose->region_count = 3;
  210. hose->first_busno=first_free_busno;
  211. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  212. fsl_pci_init(hose);
  213. first_free_busno=hose->last_busno+1;
  214. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  215. hose->first_busno,hose->last_busno);
  216. /*
  217. * Activate ULI1575 legacy chip by performing a fake
  218. * memory access. Needed to make ULI RTC work.
  219. */
  220. in_be32((unsigned *) ((char *)(CFG_PCI1_MEM_BASE
  221. + CFG_PCI1_MEM_SIZE - 0x1000000)));
  222. } else {
  223. puts("PCI-EXPRESS 1: Disabled\n");
  224. }
  225. }
  226. #else
  227. puts("PCI-EXPRESS1: Disabled\n");
  228. #endif /* CONFIG_PCI1 */
  229. #ifdef CONFIG_PCI2
  230. {
  231. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI2_ADDR;
  232. extern void fsl_pci_init(struct pci_controller *hose);
  233. struct pci_controller *hose = &pci2_hose;
  234. /* inbound */
  235. pci_set_region(hose->regions + 0,
  236. CFG_PCI_MEMORY_BUS,
  237. CFG_PCI_MEMORY_PHYS,
  238. CFG_PCI_MEMORY_SIZE,
  239. PCI_REGION_MEM | PCI_REGION_MEMORY);
  240. /* outbound memory */
  241. pci_set_region(hose->regions + 1,
  242. CFG_PCI2_MEM_BASE,
  243. CFG_PCI2_MEM_PHYS,
  244. CFG_PCI2_MEM_SIZE,
  245. PCI_REGION_MEM);
  246. /* outbound io */
  247. pci_set_region(hose->regions + 2,
  248. CFG_PCI2_IO_BASE,
  249. CFG_PCI2_IO_PHYS,
  250. CFG_PCI2_IO_SIZE,
  251. PCI_REGION_IO);
  252. hose->region_count = 3;
  253. hose->first_busno=first_free_busno;
  254. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  255. fsl_pci_init(hose);
  256. first_free_busno=hose->last_busno+1;
  257. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  258. hose->first_busno,hose->last_busno);
  259. }
  260. #else
  261. puts("PCI-EXPRESS 2: Disabled\n");
  262. #endif /* CONFIG_PCI2 */
  263. }
  264. #if defined(CONFIG_OF_BOARD_SETUP)
  265. void
  266. ft_board_setup(void *blob, bd_t *bd)
  267. {
  268. int node, tmp[2];
  269. const char *path;
  270. ft_cpu_setup(blob, bd);
  271. node = fdt_path_offset(blob, "/aliases");
  272. tmp[0] = 0;
  273. if (node >= 0) {
  274. #ifdef CONFIG_PCI1
  275. path = fdt_getprop(blob, node, "pci0", NULL);
  276. if (path) {
  277. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  278. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  279. }
  280. #endif
  281. #ifdef CONFIG_PCI2
  282. path = fdt_getprop(blob, node, "pci1", NULL);
  283. if (path) {
  284. tmp[1] = pci2_hose.last_busno - pci2_hose.first_busno;
  285. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  286. }
  287. #endif
  288. }
  289. }
  290. #endif
  291. /*
  292. * get_board_sys_clk
  293. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  294. */
  295. unsigned long
  296. get_board_sys_clk(ulong dummy)
  297. {
  298. u8 i, go_bit, rd_clks;
  299. ulong val = 0;
  300. go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
  301. go_bit &= 0x01;
  302. rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  303. rd_clks &= 0x1C;
  304. /*
  305. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  306. * should we be using the AUX register. Remember, we also set the
  307. * GO bit to boot from the alternate bank on the on-board flash
  308. */
  309. if (go_bit) {
  310. if (rd_clks == 0x1c)
  311. i = in8(PIXIS_BASE + PIXIS_AUX);
  312. else
  313. i = in8(PIXIS_BASE + PIXIS_SPD);
  314. } else {
  315. i = in8(PIXIS_BASE + PIXIS_SPD);
  316. }
  317. i &= 0x07;
  318. switch (i) {
  319. case 0:
  320. val = 33000000;
  321. break;
  322. case 1:
  323. val = 40000000;
  324. break;
  325. case 2:
  326. val = 50000000;
  327. break;
  328. case 3:
  329. val = 66000000;
  330. break;
  331. case 4:
  332. val = 83000000;
  333. break;
  334. case 5:
  335. val = 100000000;
  336. break;
  337. case 6:
  338. val = 134000000;
  339. break;
  340. case 7:
  341. val = 166000000;
  342. break;
  343. }
  344. return val;
  345. }