at91cap9adk.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop <at> leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/AT91CAP9.h>
  26. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  27. #include <net.h>
  28. #endif
  29. #define MP_BLOCK_3_BASE 0xFDF00000
  30. DECLARE_GLOBAL_DATA_PTR;
  31. /* ------------------------------------------------------------------------- */
  32. /*
  33. * Miscelaneous platform dependent initialisations
  34. */
  35. static void at91cap9_serial_hw_init(void)
  36. {
  37. #ifdef CONFIG_USART0
  38. AT91C_BASE_PIOA->PIO_PDR = AT91C_PA22_TXD0 | AT91C_PA23_RXD0;
  39. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US0;
  40. #endif
  41. #ifdef CONFIG_USART1
  42. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD0_TXD1 | AT91C_PD1_RXD1;
  43. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US1;
  44. #endif
  45. #ifdef CONFIG_USART2
  46. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD2_TXD2 | AT91C_PD3_RXD2;
  47. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_US2;
  48. #endif
  49. #ifdef CONFIG_USART3 /* DBGU */
  50. AT91C_BASE_PIOC->PIO_PDR = AT91C_PC31_DTXD | AT91C_PC30_DRXD;
  51. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_SYS;
  52. #endif
  53. }
  54. static void at91cap9_nor_hw_init(void)
  55. {
  56. /* Ensure EBI supply is 3.3V */
  57. AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_SUP_3V3;
  58. /* Configure SMC CS0 for parallel flash */
  59. AT91C_BASE_SMC->SMC_SETUP0 = AT91C_FLASH_NWE_SETUP |
  60. AT91C_FLASH_NCS_WR_SETUP |
  61. AT91C_FLASH_NRD_SETUP |
  62. AT91C_FLASH_NCS_RD_SETUP;
  63. AT91C_BASE_SMC->SMC_PULSE0 = AT91C_FLASH_NWE_PULSE |
  64. AT91C_FLASH_NCS_WR_PULSE |
  65. AT91C_FLASH_NRD_PULSE |
  66. AT91C_FLASH_NCS_RD_PULSE;
  67. AT91C_BASE_SMC->SMC_CYCLE0 = AT91C_FLASH_NWE_CYCLE |
  68. AT91C_FLASH_NRD_CYCLE;
  69. AT91C_BASE_SMC->SMC_CTRL0 = AT91C_SMC_READMODE |
  70. AT91C_SMC_WRITEMODE |
  71. AT91C_SMC_NWAITM_NWAIT_DISABLE |
  72. AT91C_SMC_BAT_BYTE_WRITE |
  73. AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS |
  74. (AT91C_SMC_TDF & (1 << 16));
  75. }
  76. #ifdef CONFIG_CMD_NAND
  77. static void at91cap9_nand_hw_init(void)
  78. {
  79. /* Enable CS3 */
  80. AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_CS3A_SM | AT91C_EBI_SUP_3V3;
  81. /* Configure SMC CS3 for NAND/SmartMedia */
  82. AT91C_BASE_SMC->SMC_SETUP3 = AT91C_SM_NWE_SETUP |
  83. AT91C_SM_NCS_WR_SETUP |
  84. AT91C_SM_NRD_SETUP |
  85. AT91C_SM_NCS_RD_SETUP;
  86. AT91C_BASE_SMC->SMC_PULSE3 = AT91C_SM_NWE_PULSE |
  87. AT91C_SM_NCS_WR_PULSE |
  88. AT91C_SM_NRD_PULSE |
  89. AT91C_SM_NCS_RD_PULSE;
  90. AT91C_BASE_SMC->SMC_CYCLE3 = AT91C_SM_NWE_CYCLE |
  91. AT91C_SM_NRD_CYCLE;
  92. AT91C_BASE_SMC->SMC_CTRL3 = AT91C_SMC_READMODE |
  93. AT91C_SMC_WRITEMODE |
  94. AT91C_SMC_NWAITM_NWAIT_DISABLE |
  95. AT91C_SMC_DBW_WIDTH_EIGTH_BITS |
  96. AT91C_SM_TDF;
  97. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_PIOABCD;
  98. /* RDY/BSY is not connected */
  99. /* Enable NandFlash */
  100. AT91C_BASE_PIOD->PIO_PER = AT91C_PIO_PD15;
  101. AT91C_BASE_PIOD->PIO_OER = AT91C_PIO_PD15;
  102. }
  103. #endif
  104. #ifdef CONFIG_HAS_DATAFLASH
  105. static void at91cap9_spi_hw_init(void)
  106. {
  107. AT91C_BASE_PIOD->PIO_BSR = AT91C_PD0_SPI0_NPCS2D |
  108. AT91C_PD1_SPI0_NPCS3D;
  109. AT91C_BASE_PIOD->PIO_PDR = AT91C_PD0_SPI0_NPCS2D |
  110. AT91C_PD1_SPI0_NPCS3D;
  111. AT91C_BASE_PIOA->PIO_ASR = AT91C_PA28_SPI0_NPCS3A;
  112. AT91C_BASE_PIOA->PIO_BSR = AT91C_PA4_SPI0_NPCS2A |
  113. AT91C_PA1_SPI0_MOSI |
  114. AT91C_PA0_SPI0_MISO |
  115. AT91C_PA3_SPI0_NPCS1 |
  116. AT91C_PA5_SPI0_NPCS0 |
  117. AT91C_PA2_SPI0_SPCK;
  118. AT91C_BASE_PIOA->PIO_PDR = AT91C_PA28_SPI0_NPCS3A |
  119. AT91C_PA4_SPI0_NPCS2A |
  120. AT91C_PA1_SPI0_MOSI |
  121. AT91C_PA0_SPI0_MISO |
  122. AT91C_PA3_SPI0_NPCS1 |
  123. AT91C_PA5_SPI0_NPCS0 |
  124. AT91C_PA2_SPI0_SPCK;
  125. /* Enable Clock */
  126. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_SPI0;
  127. }
  128. #endif
  129. #ifdef CONFIG_MACB
  130. static void at91cap9_macb_hw_init(void)
  131. {
  132. unsigned int gpio;
  133. /* Enable clock */
  134. AT91C_BASE_PMC->PMC_PCER = 1 << AT91C_ID_EMAC;
  135. /*
  136. * Disable pull-up on:
  137. * RXDV (PB22) => PHY normal mode (not Test mode)
  138. * ERX0 (PB25) => PHY ADDR0
  139. * ERX1 (PB26) => PHY ADDR1 => PHYADDR = 0x0
  140. *
  141. * PHY has internal pull-down
  142. */
  143. AT91C_BASE_PIOB->PIO_PPUDR = AT91C_PB22_E_RXDV |
  144. AT91C_PB25_E_RX0 |
  145. AT91C_PB26_E_RX1;
  146. /* Need to reset PHY -> 500ms reset */
  147. AT91C_BASE_RSTC->RSTC_RMR = (AT91C_RSTC_KEY & (0xA5 << 24)) |
  148. (AT91C_RSTC_ERSTL & (0x0D << 8)) |
  149. AT91C_RSTC_URSTEN;
  150. AT91C_BASE_RSTC->RSTC_RCR = (AT91C_RSTC_KEY & (0xA5 << 24)) |
  151. AT91C_RSTC_EXTRST;
  152. /* Wait for end hardware reset */
  153. while (!(AT91C_BASE_RSTC->RSTC_RSR & AT91C_RSTC_NRSTL));
  154. /* Re-enable pull-up */
  155. AT91C_BASE_PIOB->PIO_PPUER = AT91C_PB22_E_RXDV |
  156. AT91C_PB25_E_RX0 |
  157. AT91C_PB26_E_RX1;
  158. #ifdef CONFIG_RMII
  159. gpio = AT91C_PB30_E_MDIO |
  160. AT91C_PB29_E_MDC |
  161. AT91C_PB21_E_TXCK |
  162. AT91C_PB27_E_RXER |
  163. AT91C_PB25_E_RX0 |
  164. AT91C_PB22_E_RXDV |
  165. AT91C_PB26_E_RX1 |
  166. AT91C_PB28_E_TXEN |
  167. AT91C_PB23_E_TX0 |
  168. AT91C_PB24_E_TX1;
  169. AT91C_BASE_PIOB->PIO_ASR = gpio;
  170. AT91C_BASE_PIOB->PIO_BSR = 0;
  171. AT91C_BASE_PIOB->PIO_PDR = gpio;
  172. #else
  173. #error AT91CAP9A-DK works only in RMII mode
  174. #endif
  175. /* Unlock EMAC, 3 0 2 1 sequence */
  176. #define MP_MAC_KEY0 0x5969cb2a
  177. #define MP_MAC_KEY1 0xb4a1872e
  178. #define MP_MAC_KEY2 0x05683fbc
  179. #define MP_MAC_KEY3 0x3634fba4
  180. #define UNLOCK_MAC 0x00000008
  181. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x3c)) = MP_MAC_KEY3;
  182. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x30)) = MP_MAC_KEY0;
  183. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x38)) = MP_MAC_KEY2;
  184. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x34)) = MP_MAC_KEY1;
  185. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x40)) = UNLOCK_MAC;
  186. }
  187. #endif
  188. #ifdef CONFIG_USB_OHCI_NEW
  189. static void at91cap9_uhp_hw_init(void)
  190. {
  191. /* Unlock USB OHCI, 3 2 0 1 sequence */
  192. #define MP_OHCI_KEY0 0x896c11ca
  193. #define MP_OHCI_KEY1 0x68ebca21
  194. #define MP_OHCI_KEY2 0x4823efbc
  195. #define MP_OHCI_KEY3 0x8651aae4
  196. #define UNLOCK_OHCI 0x00000010
  197. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x3c)) = MP_OHCI_KEY3;
  198. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x38)) = MP_OHCI_KEY2;
  199. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x30)) = MP_OHCI_KEY0;
  200. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x34)) = MP_OHCI_KEY1;
  201. *((AT91_REG *)((AT91_REG) MP_BLOCK_3_BASE + 0x40)) = UNLOCK_OHCI;
  202. }
  203. #endif
  204. int board_init(void)
  205. {
  206. /* Enable Ctrlc */
  207. console_init_f();
  208. /* arch number of AT91CAP9ADK-Board */
  209. gd->bd->bi_arch_number = MACH_TYPE_AT91CAP9ADK;
  210. /* adress of boot parameters */
  211. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  212. at91cap9_serial_hw_init();
  213. at91cap9_nor_hw_init();
  214. #ifdef CONFIG_CMD_NAND
  215. at91cap9_nand_hw_init();
  216. #endif
  217. #ifdef CONFIG_HAS_DATAFLASH
  218. at91cap9_spi_hw_init();
  219. #endif
  220. #ifdef CONFIG_MACB
  221. at91cap9_macb_hw_init();
  222. #endif
  223. #ifdef CONFIG_USB_OHCI_NEW
  224. at91cap9_uhp_hw_init();
  225. #endif
  226. return 0;
  227. }
  228. int dram_init(void)
  229. {
  230. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  231. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  232. return 0;
  233. }
  234. #ifdef CONFIG_RESET_PHY_R
  235. void reset_phy(void)
  236. {
  237. #ifdef CONFIG_MACB
  238. /*
  239. * Initialize ethernet HW addr prior to starting Linux,
  240. * needed for nfsroot
  241. */
  242. eth_init(gd->bd);
  243. #endif
  244. }
  245. #endif