eth_hydra.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. * Author: Timur Tabi <timur@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * This file handles the board muxing between the Fman Ethernet MACs and
  25. * the RGMII/SGMII/XGMII PHYs on a Freescale P3041/P5020 "Hydra" reference
  26. * board. The RGMII PHYs are the two on-board 1Gb ports. The SGMII PHYs are
  27. * provided by the standard Freescale four-port SGMII riser card. The 10Gb
  28. * XGMII PHY is provided via the XAUI riser card. Since there is only one
  29. * Fman device on a P3041 and P5020, we only support one SGMII card and one
  30. * RGMII card.
  31. *
  32. * Muxing is handled via the PIXIS BRDCFG1 register. The EMI1 bits control
  33. * muxing among the RGMII PHYs and the SGMII PHYs. The value for RGMII is
  34. * always the same (0). The value for SGMII depends on which slot the riser is
  35. * inserted in. The EMI2 bits control muxing for the the XGMII. Like SGMII,
  36. * the value is based on which slot the XAUI is inserted in.
  37. *
  38. * The SERDES configuration is used to determine where the SGMII and XAUI cards
  39. * exist, and also which Fman MACs are routed to which PHYs. So for a given
  40. * Fman MAC, there is one and only PHY it connects to. MACs cannot be routed
  41. * to PHYs dynamically.
  42. *
  43. *
  44. * This file also updates the device tree in three ways:
  45. *
  46. * 1) The status of each virtual MDIO node that is referenced by an Ethernet
  47. * node is set to "okay".
  48. *
  49. * 2) The phy-handle property of each active Ethernet MAC node is set to the
  50. * appropriate PHY node.
  51. *
  52. * 3) The "mux value" for each virtual MDIO node is set to the correct value,
  53. * if necessary. Some virtual MDIO nodes do not have configurable mux
  54. * values, so those values are hard-coded in the DTS. On the HYDRA board,
  55. * the virtual MDIO node for the SGMII card needs to be updated.
  56. *
  57. * For all this to work, the device tree needs to have the following:
  58. *
  59. * 1) An alias for each PHY node that an Ethernet node could be routed to.
  60. *
  61. * 2) An alias for each real and virtual MDIO node that is disabled by default
  62. * and might need to be enabled, and also might need to have its mux-value
  63. * updated.
  64. */
  65. #include <common.h>
  66. #include <netdev.h>
  67. #include <asm/fsl_serdes.h>
  68. #include <fm_eth.h>
  69. #include <fsl_mdio.h>
  70. #include <malloc.h>
  71. #include <fdt_support.h>
  72. #include <asm/fsl_dtsec.h>
  73. #include "../common/ngpixis.h"
  74. #include "../common/fman.h"
  75. #ifdef CONFIG_FMAN_ENET
  76. #define BRDCFG1_EMI1_SEL_MASK 0x70
  77. #define BRDCFG1_EMI1_SEL_SLOT1 0x10
  78. #define BRDCFG1_EMI1_SEL_SLOT2 0x20
  79. #define BRDCFG1_EMI1_SEL_SLOT5 0x30
  80. #define BRDCFG1_EMI1_SEL_SLOT6 0x40
  81. #define BRDCFG1_EMI1_SEL_SLOT7 0x50
  82. #define BRDCFG1_EMI1_SEL_RGMII 0x00
  83. #define BRDCFG1_EMI1_EN 0x08
  84. #define BRDCFG1_EMI2_SEL_MASK 0x06
  85. #define BRDCFG1_EMI2_SEL_SLOT1 0x00
  86. #define BRDCFG1_EMI2_SEL_SLOT2 0x02
  87. #define BRDCFG2_REG_GPIO_SEL 0x20
  88. /*
  89. * BRDCFG1 mask and value for each MAC
  90. *
  91. * This array contains the BRDCFG1 values (in mask/val format) that route the
  92. * MDIO bus to a particular RGMII or SGMII PHY.
  93. */
  94. struct {
  95. u8 mask;
  96. u8 val;
  97. } mdio_mux[NUM_FM_PORTS];
  98. /*
  99. * Mapping of all 18 SERDES lanes to board slots. A value of '0' here means
  100. * that the mapping must be determined dynamically, or that the lane maps to
  101. * something other than a board slot
  102. */
  103. static u8 lane_to_slot[] = {
  104. 7, 7, 0, 0, 0, 0, 0, 0, 0, 0, 2, 2, 2, 2, 1, 1, 0, 0
  105. };
  106. /*
  107. * Set the board muxing for a given MAC
  108. *
  109. * The MDIO layer calls this function every time it wants to talk to a PHY.
  110. */
  111. void hydra_mux_mdio(u8 mask, u8 val)
  112. {
  113. clrsetbits_8(&pixis->brdcfg1, mask, val);
  114. }
  115. struct hydra_mdio {
  116. u8 mask;
  117. u8 val;
  118. struct mii_dev *realbus;
  119. };
  120. static int hydra_mdio_read(struct mii_dev *bus, int addr, int devad,
  121. int regnum)
  122. {
  123. struct hydra_mdio *priv = bus->priv;
  124. hydra_mux_mdio(priv->mask, priv->val);
  125. return priv->realbus->read(priv->realbus, addr, devad, regnum);
  126. }
  127. static int hydra_mdio_write(struct mii_dev *bus, int addr, int devad,
  128. int regnum, u16 value)
  129. {
  130. struct hydra_mdio *priv = bus->priv;
  131. hydra_mux_mdio(priv->mask, priv->val);
  132. return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
  133. }
  134. static int hydra_mdio_reset(struct mii_dev *bus)
  135. {
  136. struct hydra_mdio *priv = bus->priv;
  137. return priv->realbus->reset(priv->realbus);
  138. }
  139. static void hydra_mdio_set_mux(char *name, u8 mask, u8 val)
  140. {
  141. struct mii_dev *bus = miiphy_get_dev_by_name(name);
  142. struct hydra_mdio *priv = bus->priv;
  143. priv->mask = mask;
  144. priv->val = val;
  145. }
  146. static int hydra_mdio_init(char *realbusname, char *fakebusname)
  147. {
  148. struct hydra_mdio *hmdio;
  149. struct mii_dev *bus = mdio_alloc();
  150. if (!bus) {
  151. printf("Failed to allocate Hydra MDIO bus\n");
  152. return -1;
  153. }
  154. hmdio = malloc(sizeof(*hmdio));
  155. if (!hmdio) {
  156. printf("Failed to allocate Hydra private data\n");
  157. free(bus);
  158. return -1;
  159. }
  160. bus->read = hydra_mdio_read;
  161. bus->write = hydra_mdio_write;
  162. bus->reset = hydra_mdio_reset;
  163. sprintf(bus->name, fakebusname);
  164. hmdio->realbus = miiphy_get_dev_by_name(realbusname);
  165. if (!hmdio->realbus) {
  166. printf("No bus with name %s\n", realbusname);
  167. free(bus);
  168. free(hmdio);
  169. return -1;
  170. }
  171. bus->priv = hmdio;
  172. return mdio_register(bus);
  173. }
  174. /*
  175. * Given an alias or a path for a node, set the mux value of that node.
  176. *
  177. * If 'alias' is not a valid alias, then it is treated as a full path to the
  178. * node. No error checking is performed.
  179. *
  180. * This function is normally called to set the fsl,hydra-mdio-muxval property
  181. * of a virtual MDIO node.
  182. */
  183. static void fdt_set_mdio_mux(void *fdt, const char *alias, u32 mux)
  184. {
  185. const char *path = fdt_get_alias(fdt, alias);
  186. if (!path)
  187. path = alias;
  188. do_fixup_by_path(fdt, path, "fsl,hydra-mdio-muxval",
  189. &mux, sizeof(mux), 1);
  190. }
  191. /*
  192. * Given the following ...
  193. *
  194. * 1) A pointer to an Fman Ethernet node (as identified by the 'compat'
  195. * compatible string and 'addr' physical address)
  196. *
  197. * 2) An Fman port
  198. *
  199. * ... update the phy-handle property of the Ethernet node to point to the
  200. * right PHY. This assumes that we already know the PHY for each port. That
  201. * information is stored in mdio_mux[].
  202. *
  203. * The offset of the Fman Ethernet node is also passed in for convenience, but
  204. * it is not used, and we recalculate the offset anyway.
  205. *
  206. * Note that what we call "Fman ports" (enum fm_port) is really an Fman MAC.
  207. * Inside the Fman, "ports" are things that connect to MACs. We only call them
  208. * ports in U-Boot because on previous Ethernet devices (e.g. Gianfar), MACs
  209. * and ports are the same thing.
  210. *
  211. * Note that this code would be cleaner if had a function called
  212. * fm_info_get_phy_address(), which returns a value from the fm1_dtsec_info[]
  213. * array. That's because all we're doing is figuring out the PHY address for
  214. * a given Fman MAC and writing it to the device tree. Well, we already did
  215. * the hard work to figure that out in board_eth_init(), so it's silly to
  216. * repeat that here.
  217. */
  218. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  219. enum fm_port port, int offset)
  220. {
  221. unsigned int mux = mdio_mux[port].val & mdio_mux[port].mask;
  222. char phy[16];
  223. if (port == FM1_10GEC1) {
  224. /* XAUI */
  225. int lane = serdes_get_first_lane(XAUI_FM1);
  226. if (lane >= 0) {
  227. /* The XAUI PHY is identified by the slot */
  228. sprintf(phy, "phy_xgmii_%u", lane_to_slot[lane]);
  229. fdt_set_phy_handle(fdt, compat, addr, phy);
  230. }
  231. return;
  232. }
  233. if (mux == BRDCFG1_EMI1_SEL_RGMII) {
  234. /* RGMII */
  235. /* The RGMII PHY is identified by the MAC connected to it */
  236. sprintf(phy, "phy_rgmii_%u", port == FM1_DTSEC4 ? 0 : 1);
  237. fdt_set_phy_handle(fdt, compat, addr, phy);
  238. }
  239. /* If it's not RGMII or XGMII, it must be SGMII */
  240. if (mux) {
  241. /* The SGMII PHY is identified by the MAC connected to it */
  242. sprintf(phy, "phy_sgmii_%x",
  243. CONFIG_SYS_FM1_DTSEC1_PHY_ADDR + (port - FM1_DTSEC1));
  244. fdt_set_phy_handle(fdt, compat, addr, phy);
  245. }
  246. }
  247. #define PIXIS_SW2_LANE_23_SEL 0x80
  248. #define PIXIS_SW2_LANE_45_SEL 0x40
  249. #define PIXIS_SW2_LANE_67_SEL_MASK 0x30
  250. #define PIXIS_SW2_LANE_67_SEL_5 0x00
  251. #define PIXIS_SW2_LANE_67_SEL_6 0x20
  252. #define PIXIS_SW2_LANE_67_SEL_7 0x10
  253. #define PIXIS_SW2_LANE_8_SEL 0x08
  254. #define PIXIS_SW2_LANE_1617_SEL 0x04
  255. /*
  256. * Initialize the lane_to_slot[] array.
  257. *
  258. * On the P4080DS "Expedition" board, the mapping of SERDES lanes to board
  259. * slots is hard-coded. On the Hydra board, however, the mapping is controlled
  260. * by board switch SW2, so the lane_to_slot[] array needs to be dynamically
  261. * initialized.
  262. */
  263. static void initialize_lane_to_slot(void)
  264. {
  265. u8 sw2 = in_8(&PIXIS_SW(2));
  266. lane_to_slot[2] = (sw2 & PIXIS_SW2_LANE_23_SEL) ? 7 : 4;
  267. lane_to_slot[3] = lane_to_slot[2];
  268. lane_to_slot[4] = (sw2 & PIXIS_SW2_LANE_45_SEL) ? 7 : 6;
  269. lane_to_slot[5] = lane_to_slot[4];
  270. switch (sw2 & PIXIS_SW2_LANE_67_SEL_MASK) {
  271. case PIXIS_SW2_LANE_67_SEL_5:
  272. lane_to_slot[6] = 5;
  273. break;
  274. case PIXIS_SW2_LANE_67_SEL_6:
  275. lane_to_slot[6] = 6;
  276. break;
  277. case PIXIS_SW2_LANE_67_SEL_7:
  278. lane_to_slot[6] = 7;
  279. break;
  280. }
  281. lane_to_slot[7] = lane_to_slot[6];
  282. lane_to_slot[8] = (sw2 & PIXIS_SW2_LANE_8_SEL) ? 3 : 0;
  283. lane_to_slot[16] = (sw2 & PIXIS_SW2_LANE_1617_SEL) ? 1 : 0;
  284. lane_to_slot[17] = lane_to_slot[16];
  285. }
  286. #endif /* #ifdef CONFIG_FMAN_ENET */
  287. /*
  288. * Configure the status for the virtual MDIO nodes
  289. *
  290. * Rather than create the virtual MDIO nodes from scratch for each active
  291. * virtual MDIO, we expect the DTS to have the nodes defined already, and we
  292. * only enable the ones that are actually active.
  293. *
  294. * We assume that the DTS already hard-codes the status for all the
  295. * virtual MDIO nodes to "disabled", so all we need to do is enable the
  296. * active ones.
  297. *
  298. * For SGMII, we also need to set the mux value in the node.
  299. */
  300. void fdt_fixup_board_enet(void *fdt)
  301. {
  302. #ifdef CONFIG_FMAN_ENET
  303. unsigned int i;
  304. int lane;
  305. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  306. int idx = i - FM1_DTSEC1;
  307. switch (fm_info_get_enet_if(i)) {
  308. case PHY_INTERFACE_MODE_SGMII:
  309. lane = serdes_get_first_lane(SGMII_FM1_DTSEC1 + idx);
  310. if (lane >= 0) {
  311. fdt_status_okay_by_alias(fdt, "emi1_sgmii");
  312. /* Also set the MUX value */
  313. fdt_set_mdio_mux(fdt, "emi1_sgmii",
  314. mdio_mux[i].val);
  315. }
  316. break;
  317. case PHY_INTERFACE_MODE_RGMII:
  318. fdt_status_okay_by_alias(fdt, "emi1_rgmii");
  319. break;
  320. default:
  321. break;
  322. }
  323. }
  324. lane = serdes_get_first_lane(XAUI_FM1);
  325. if (lane >= 0)
  326. fdt_status_okay_by_alias(fdt, "emi2_xgmii");
  327. #endif
  328. }
  329. int board_eth_init(bd_t *bis)
  330. {
  331. #ifdef CONFIG_FMAN_ENET
  332. struct fsl_pq_mdio_info dtsec_mdio_info;
  333. struct tgec_mdio_info tgec_mdio_info;
  334. unsigned int i, slot;
  335. int lane;
  336. printf("Initializing Fman\n");
  337. initialize_lane_to_slot();
  338. /* We want to use the PIXIS to configure MUX routing, not GPIOs. */
  339. setbits_8(&pixis->brdcfg2, BRDCFG2_REG_GPIO_SEL);
  340. memset(mdio_mux, 0, sizeof(mdio_mux));
  341. dtsec_mdio_info.regs =
  342. (struct tsec_mii_mng *)CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR;
  343. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  344. /* Register the real 1G MDIO bus */
  345. fsl_pq_mdio_init(bis, &dtsec_mdio_info);
  346. tgec_mdio_info.regs =
  347. (struct tgec_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  348. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  349. /* Register the real 10G MDIO bus */
  350. fm_tgec_mdio_init(bis, &tgec_mdio_info);
  351. /* Register the three virtual MDIO front-ends */
  352. hydra_mdio_init(DEFAULT_FM_MDIO_NAME, "HYDRA_RGMII_MDIO");
  353. hydra_mdio_init(DEFAULT_FM_MDIO_NAME, "HYDRA_SGMII_MDIO");
  354. /*
  355. * Program the DTSEC PHY addresses assuming that they are all SGMII.
  356. * For any DTSEC that's RGMII, we'll override its PHY address later.
  357. * We assume that DTSEC5 is only used for RGMII.
  358. */
  359. fm_info_set_phy_address(FM1_DTSEC1, CONFIG_SYS_FM1_DTSEC1_PHY_ADDR);
  360. fm_info_set_phy_address(FM1_DTSEC2, CONFIG_SYS_FM1_DTSEC2_PHY_ADDR);
  361. fm_info_set_phy_address(FM1_DTSEC3, CONFIG_SYS_FM1_DTSEC3_PHY_ADDR);
  362. fm_info_set_phy_address(FM1_DTSEC4, CONFIG_SYS_FM1_DTSEC4_PHY_ADDR);
  363. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  364. int idx = i - FM1_DTSEC1;
  365. switch (fm_info_get_enet_if(i)) {
  366. case PHY_INTERFACE_MODE_SGMII:
  367. lane = serdes_get_first_lane(SGMII_FM1_DTSEC1 + idx);
  368. if (lane < 0)
  369. break;
  370. slot = lane_to_slot[lane];
  371. mdio_mux[i].mask = BRDCFG1_EMI1_SEL_MASK;
  372. switch (slot) {
  373. case 1:
  374. /* Always DTSEC5 on Bank 3 */
  375. mdio_mux[i].val = BRDCFG1_EMI1_SEL_SLOT1 |
  376. BRDCFG1_EMI1_EN;
  377. break;
  378. case 2:
  379. mdio_mux[i].val = BRDCFG1_EMI1_SEL_SLOT2 |
  380. BRDCFG1_EMI1_EN;
  381. break;
  382. case 5:
  383. mdio_mux[i].val = BRDCFG1_EMI1_SEL_SLOT5 |
  384. BRDCFG1_EMI1_EN;
  385. break;
  386. case 6:
  387. mdio_mux[i].val = BRDCFG1_EMI1_SEL_SLOT6 |
  388. BRDCFG1_EMI1_EN;
  389. break;
  390. case 7:
  391. mdio_mux[i].val = BRDCFG1_EMI1_SEL_SLOT7 |
  392. BRDCFG1_EMI1_EN;
  393. break;
  394. };
  395. hydra_mdio_set_mux("HYDRA_SGMII_MDIO",
  396. mdio_mux[i].mask, mdio_mux[i].val);
  397. fm_info_set_mdio(i,
  398. miiphy_get_dev_by_name("HYDRA_SGMII_MDIO"));
  399. break;
  400. case PHY_INTERFACE_MODE_RGMII:
  401. /*
  402. * If DTSEC4 is RGMII, then it's routed via via EC1 to
  403. * the first on-board RGMII port. If DTSEC5 is RGMII,
  404. * then it's routed via via EC2 to the second on-board
  405. * RGMII port. The other DTSECs cannot be routed to
  406. * RGMII.
  407. */
  408. fm_info_set_phy_address(i, i == FM1_DTSEC4 ? 0 : 1);
  409. mdio_mux[i].mask = BRDCFG1_EMI1_SEL_MASK;
  410. mdio_mux[i].val = BRDCFG1_EMI1_SEL_RGMII |
  411. BRDCFG1_EMI1_EN;
  412. hydra_mdio_set_mux("HYDRA_RGMII_MDIO",
  413. mdio_mux[i].mask, mdio_mux[i].val);
  414. fm_info_set_mdio(i,
  415. miiphy_get_dev_by_name("HYDRA_RGMII_MDIO"));
  416. break;
  417. case PHY_INTERFACE_MODE_NONE:
  418. fm_info_set_phy_address(i, 0);
  419. break;
  420. default:
  421. printf("Fman1: DTSEC%u set to unknown interface %i\n",
  422. idx + 1, fm_info_get_enet_if(i));
  423. fm_info_set_phy_address(i, 0);
  424. break;
  425. }
  426. }
  427. /*
  428. * For 10G, we only support one XAUI card per Fman. If present, then we
  429. * force its routing and never touch those bits again, which removes the
  430. * need for Linux to do any muxing. This works because of the way
  431. * BRDCFG1 is defined, but it's a bit hackish.
  432. *
  433. * The PHY address for the XAUI card depends on which slot it's in. The
  434. * macros we use imply that the PHY address is based on which FM, but
  435. * that's not true. On the P4080DS, FM1 could only use XAUI in slot 5,
  436. * and FM2 could only use a XAUI in slot 4. On the Hydra board, we
  437. * check the actual slot and just use the macros as-is, even though
  438. * the P3041 and P5020 only have one Fman.
  439. */
  440. lane = serdes_get_first_lane(XAUI_FM1);
  441. if (lane >= 0) {
  442. slot = lane_to_slot[lane];
  443. if (slot == 1) {
  444. /* XAUI card is in slot 1 */
  445. clrsetbits_8(&pixis->brdcfg1, BRDCFG1_EMI2_SEL_MASK,
  446. BRDCFG1_EMI2_SEL_SLOT1);
  447. fm_info_set_phy_address(FM1_10GEC1,
  448. CONFIG_SYS_FM1_10GEC1_PHY_ADDR);
  449. } else {
  450. /* XAUI card is in slot 2 */
  451. clrsetbits_8(&pixis->brdcfg1, BRDCFG1_EMI2_SEL_MASK,
  452. BRDCFG1_EMI2_SEL_SLOT2);
  453. fm_info_set_phy_address(FM1_10GEC1,
  454. CONFIG_SYS_FM2_10GEC1_PHY_ADDR);
  455. }
  456. }
  457. fm_info_set_mdio(FM1_10GEC1,
  458. miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME));
  459. cpu_eth_init(bis);
  460. #endif
  461. return pci_eth_init(bis);
  462. }