interrupts.c 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950
  1. /*
  2. *
  3. * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
  4. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* CPU specific interrupt routine */
  25. #include <common.h>
  26. #include <asm/immap.h>
  27. #include <asm/io.h>
  28. int interrupt_init(void)
  29. {
  30. int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE);
  31. /* Make sure all interrupts are disabled */
  32. setbits_be32(&intp->imrh0, 0xffffffff);
  33. setbits_be32(&intp->imrl0, 0xffffffff);
  34. enable_interrupts();
  35. return 0;
  36. }
  37. #if defined(CONFIG_MCFTMR)
  38. void dtimer_intr_setup(void)
  39. {
  40. int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE);
  41. out_8(&intp->icr0[CONFIG_SYS_TMRINTR_NO], CONFIG_SYS_TMRINTR_PRI);
  42. clrbits_be32(&intp->imrh0, CONFIG_SYS_TMRINTR_MASK);
  43. }
  44. #endif