ADS860.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860 ADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /* ------------------------------------------------------------------------- */
  10. #ifndef _CONFIG_ADS860_H
  11. #define _CONFIG_ADS860_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #include <mpc8xx_irq.h>
  17. #define CONFIG_MPC860 1
  18. #define CONFIG_ADS 1
  19. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  20. #undef CONFIG_8xx_CONS_SMC2
  21. #undef CONFIG_8xx_CONS_NONE
  22. #define CONFIG_BAUDRATE 19200 /* console baudrate */
  23. #define CONFIG_PCMCIA 1 /* To enable PCMCIA support */
  24. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  25. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address defaults */
  26. #define CFG_I2C_SLAVE 0x7F
  27. #define MPC8XX_XIN 32768 /* 32.768 kHz input frequency */
  28. #define MPC8XX_FACT 0x5F6 /* Multiply by 1526 */
  29. /* MPC8XX_FACT * MPC8XX_XIN = 50 MHz */
  30. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  31. #if 0
  32. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  33. #else
  34. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  35. #endif
  36. #undef CONFIG_BOOTARGS
  37. #define CONFIG_BOOTCOMMAND \
  38. "bootp; " \
  39. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  40. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  41. "bootm"
  42. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  43. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  44. #undef CONFIG_WATCHDOG /* watchdog disabled */
  45. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  46. #if 0 /* private command defs */
  47. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_I2C | \
  48. CFG_CMD_IDE | CFG_CMD_PCMCIA)
  49. #endif
  50. /* default command defs */
  51. #define CONFIG_COMMANDS (CONFIG_CMD_DFL & ~CFG_CMD_CACHE)
  52. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  53. #include <cmd_confdefs.h>
  54. /*
  55. * Miscellaneous configurable options
  56. */
  57. #undef CFG_LONGHELP /* undef to save memory */
  58. #define CFG_PROMPT "=>" /* Monitor Command Prompt */
  59. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  60. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  61. #else
  62. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  63. #endif
  64. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  65. #define CFG_MAXARGS 16 /* max number of command args */
  66. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  67. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  68. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15 MB in DRAM */
  69. #define CFG_LOAD_ADDR 0x00100000
  70. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  71. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  72. /*
  73. * Low Level Configuration Settings
  74. * (address mappings, register initial values, etc.)
  75. * You should know what you are doing if you make changes here.
  76. */
  77. /*-----------------------------------------------------------------------
  78. * Internal Memory Mapped Register
  79. */
  80. #define CFG_IMMR 0xfff00000
  81. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  82. /*-----------------------------------------------------------------------
  83. * Definitions for initial stack pointer and data area (in DPRAM)
  84. */
  85. #define CFG_INIT_RAM_ADDR CFG_IMMR
  86. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  87. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  88. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  89. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  90. /*-----------------------------------------------------------------------
  91. * Start addresses for the final memory configuration
  92. * (Set up by the startup code)
  93. * Please note that CFG_SDRAM_BASE _must_ start at 0
  94. */
  95. #define CFG_SDRAM_BASE 0x00000000
  96. #define CFG_SRAM_BASE 0x00000000
  97. #define CFG_FLASH_BASE 0xfe000000
  98. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  99. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  100. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  101. #define CFG_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
  102. /*
  103. * For booting Linux, the board info and command line data
  104. * have to be in the first 8 MB of memory, since this is
  105. * the maximum mapped by the Linux kernel during initialization.
  106. */
  107. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  108. /*-----------------------------------------------------------------------
  109. * FLASH organization
  110. */
  111. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  112. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  113. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  114. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  115. #undef CFG_ENV_IS_IN_NVRAM
  116. #undef CFG_ENV_IS_IN_EEPROM
  117. #define CFG_ENV_IS_IN_FLASH 1
  118. #define CFG_ENV_OFFSET 0x00040000
  119. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  120. #define CFG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
  121. /* the other CS:s are determined by looking at parameters in BCSRx */
  122. /*-----------------------------------------------------------------------
  123. * Cache Configuration
  124. */
  125. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  126. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  127. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  128. #endif
  129. /*-----------------------------------------------------------------------
  130. * SYPCR - System Protection Control 11-9
  131. * SYPCR can only be written once after reset!
  132. *-----------------------------------------------------------------------
  133. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  134. */
  135. #if defined(CONFIG_WATCHDOG)
  136. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  137. SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  138. #else
  139. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  140. #endif
  141. /*-----------------------------------------------------------------------
  142. * SUMCR - SIU Module Configuration 11-6
  143. *-----------------------------------------------------------------------
  144. * PCMCIA config., multi-function pin tri-state
  145. */
  146. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  147. /*-----------------------------------------------------------------------
  148. * TBSCR - Time Base Status and Control 11-26
  149. *-----------------------------------------------------------------------
  150. * Clear Reference Interrupt Status, Timebase freezing enabled
  151. */
  152. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  153. /*-----------------------------------------------------------------------
  154. * PISCR - Periodic Interrupt Status and Control 11-31
  155. *-----------------------------------------------------------------------
  156. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  157. */
  158. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  159. /*-----------------------------------------------------------------------
  160. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  161. *-----------------------------------------------------------------------
  162. * set the PLL, the low-power modes and the reset control (15-29)
  163. */
  164. #define CFG_PLPRCR (((MPC8XX_FACT-1) << 20) | \
  165. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  166. /*-----------------------------------------------------------------------
  167. * SCCR - System Clock and reset Control Register 15-27
  168. *-----------------------------------------------------------------------
  169. * Set clock output, timebase and RTC source and divider,
  170. * power management and some other internal clocks
  171. */
  172. #define SCCR_MASK SCCR_EBDF11
  173. #define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
  174. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  175. SCCR_DFLCD000 | SCCR_DFALCD00)
  176. /*-----------------------------------------------------------------------
  177. *
  178. *-----------------------------------------------------------------------
  179. *
  180. */
  181. #define CFG_DER 0
  182. /* Because of the way the 860 starts up and assigns CS0 the
  183. * entire address space, we have to set the memory controller
  184. * differently. Normally, you write the option register
  185. * first, and then enable the chip select by writing the
  186. * base register. For CS0, you must write the base register
  187. * first, followed by the option register.
  188. */
  189. /*
  190. * Init Memory Controller:
  191. *
  192. * BR0/1 and OR0/1 (FLASH)
  193. */
  194. /* the other CS:s are determined by looking at parameters in BCSRx */
  195. #define BCSR_ADDR ((uint) 0xff010000)
  196. #define BCSR_SIZE ((uint)(64 * 1024))
  197. #define FLASH_BASE0_PRELIM 0xfe000000 /* FLASH bank #0 */
  198. #define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
  199. #define CFG_REMAP_OR_AM 0xff000000 /* OR addr mask */
  200. #define CFG_PRELIM_OR_AM 0xffe00000 /* OR addr mask */
  201. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  202. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  203. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  204. #ifdef USE_REAL_FLASH_VALUES
  205. /*
  206. * These values fit our FADS860T ...
  207. * The "default" behaviour with 1Mbyte initial doesn't work for us!
  208. */
  209. #define CFG_BR0_PRELIM 0x0fe000001 /* Real values for the board */
  210. #define CFG_OR0_PRELIM 0x0ffe00d34
  211. #define CFG_BR2_PRELIM 0x000000081
  212. #define CFG_OR2_PRELIM 0x0ff000800
  213. #else
  214. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  215. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  216. #endif
  217. /* BCSRx - Board Control and Status Registers */
  218. /* #define CFG_OR1_REMAP CFG_OR0_REMAP */
  219. #define CFG_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  220. #define CFG_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  221. /*
  222. * Memory Periodic Timer Prescaler
  223. */
  224. /* periodic timer for refresh */
  225. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  226. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  227. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  228. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  229. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  230. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  231. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  232. /*
  233. * MAMR settings for SDRAM
  234. */
  235. /* 8 column SDRAM */
  236. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  237. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  238. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  239. /* 9 column SDRAM */
  240. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  241. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  242. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  243. #define CFG_MAMR 0x13a01114
  244. /*
  245. * Internal Definitions
  246. *
  247. * Boot Flags
  248. */
  249. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  250. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  251. /* values according to the manual */
  252. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  253. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  254. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  255. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  256. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  257. /*-----------------------------------------------------------------------
  258. * PCMCIA stuff
  259. *-----------------------------------------------------------------------
  260. *
  261. */
  262. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  263. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  264. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  265. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  267. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  269. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  270. /*-----------------------------------------------------------------------
  271. * IDE/ATA stuff
  272. *-----------------------------------------------------------------------
  273. */
  274. #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
  275. #undef CONFIG_IDE_LED /* LED for ide supported */
  276. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  277. #define CFG_IDE_MAXBUS 1 /* max. 2 IDE busses */
  278. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  279. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  280. #define CFG_PC_IDE_RESET ((ushort)0x0008) /* PC 12 */
  281. /* #define CFG_ATA_BASE_ADDR 0xFE100000 */
  282. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  283. #define CFG_ATA_IDE0_OFFSET 0x0000
  284. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  285. #define CFG_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
  286. #define CFG_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
  287. /* (F)ADS bitvalues by Helmut Buchsbaum
  288. * see MPC8xxADS User's Manual for a proper description
  289. * of the following structures
  290. */
  291. #define BCSR0_ERB ((uint)0x80000000)
  292. #define BCSR0_IP ((uint)0x40000000)
  293. #define BCSR0_BDIS ((uint)0x10000000)
  294. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  295. #define BCSR0_ISB_MASK ((uint)0x01800000)
  296. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  297. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  298. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  299. #define BCSR1_FLASH_EN ((uint)0x80000000)
  300. #define BCSR1_DRAM_EN ((uint)0x40000000)
  301. #define BCSR1_ETHEN ((uint)0x20000000)
  302. #define BCSR1_IRDEN ((uint)0x10000000)
  303. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  304. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  305. #define BCSR1_BCSR_EN ((uint)0x02000000)
  306. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  307. #define BCSR1_PCCEN ((uint)0x00800000)
  308. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  309. #define BCSR1_PCCVCCON BCSR1_PCCVCC0
  310. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  311. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  312. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  313. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  314. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  315. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  316. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  317. #define BCSR2_DRAM_PD_SHIFT (23)
  318. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  319. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  320. #define BCSR3_DBID_MASK ((ushort)0x3800)
  321. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  322. #define BCSR3_BREVNR0 ((ushort)0x0080)
  323. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  324. #define BCSR3_BREVN1 ((ushort)0x0008)
  325. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  326. #define BCSR4_ETHLOOP ((uint)0x80000000)
  327. #define BCSR4_TFPLDL ((uint)0x40000000)
  328. #define BCSR4_TPSQEL ((uint)0x20000000)
  329. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  330. #ifdef CONFIG_MPC823
  331. #define BCSR4_USB_EN ((uint)0x08000000)
  332. #endif /* CONFIG_MPC823 */
  333. #ifdef CONFIG_MPC860SAR
  334. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  335. #endif /* CONFIG_MPC860SAR */
  336. #ifdef CONFIG_MPC860T
  337. #define BCSR4_FETH_EN ((uint)0x08000000)
  338. #endif /* CONFIG_MPC860T */
  339. #ifdef CONFIG_MPC823
  340. #define BCSR4_USB_SPEED ((uint)0x04000000)
  341. #endif /* CONFIG_MPC823 */
  342. #ifdef CONFIG_MPC860T
  343. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  344. #endif /* CONFIG_MPC860T */
  345. #ifdef CONFIG_MPC823
  346. #define BCSR4_VCCO ((uint)0x02000000)
  347. #endif /* CONFIG_MPC823 */
  348. #ifdef CONFIG_MPC860T
  349. #define BCSR4_FETHFDE ((uint)0x02000000)
  350. #endif /* CONFIG_MPC860T */
  351. #ifdef CONFIG_MPC823
  352. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  353. #endif /* CONFIG_MPC823 */
  354. #ifdef CONFIG_MPC823
  355. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  356. #endif /* CONFIG_MPC823 */
  357. #ifdef CONFIG_MPC860T
  358. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  359. #endif /* CONFIG_MPC860T */
  360. #ifdef CONFIG_MPC823
  361. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  362. #endif /* CONFIG_MPC823 */
  363. #ifdef CONFIG_MPC860T
  364. #define BCSR4_FETHRST ((uint)0x00200000)
  365. #endif /* CONFIG_MPC860T */
  366. #ifdef CONFIG_MPC823
  367. #define BCSR4_MODEM_EN ((uint)0x00100000)
  368. #endif /* CONFIG_MPC823 */
  369. #ifdef CONFIG_MPC823
  370. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  371. #endif /* CONFIG_MPC823 */
  372. #ifdef CONFIG_MPC850
  373. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  374. #endif /* CONFIG_MPC850 */
  375. #define CONFIG_DRAM_50MHZ 1
  376. #define CONFIG_SDRAM_50MHZ
  377. #ifdef CONFIG_MPC860T
  378. /* Interrupt level assignments.
  379. */
  380. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  381. #endif /* CONFIG_MPC860T */
  382. /* We don't use the 8259.
  383. */
  384. #define NR_8259_INTS 0
  385. /* Machine type
  386. */
  387. #define _MACH_8xx (_MACH_ads)
  388. #if 0
  389. #define CONFIG_DISK_SPINUP_TIME 1000000
  390. #endif
  391. #undef CONFIG_DISK_SPINUP_TIME /* usin´ Compact Flash */
  392. /* PCMCIA configuration
  393. */
  394. #define PCMCIA_MAX_SLOTS 2
  395. #ifdef CONFIG_MPC860
  396. #define PCMCIA_SLOT_A 1
  397. #endif
  398. #endif /* _CONFIG_ADS860_H */