start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <config.h>
  28. #include <version.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. .word CONFIG_SYS_TEXT_BASE
  68. /*
  69. * These are defined in the board-specific linker script.
  70. */
  71. .globl _bss_start
  72. _bss_start:
  73. .word __bss_start
  74. .globl _bss_end
  75. _bss_end:
  76. .word _end
  77. #ifdef CONFIG_USE_IRQ
  78. /* IRQ stack memory (calculated at run-time) */
  79. .globl IRQ_STACK_START
  80. IRQ_STACK_START:
  81. .word 0x0badc0de
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl FIQ_STACK_START
  84. FIQ_STACK_START:
  85. .word 0x0badc0de
  86. #endif
  87. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  88. .globl IRQ_STACK_START_IN
  89. IRQ_STACK_START_IN:
  90. .word 0x0badc0de
  91. .globl _datarel_start
  92. _datarel_start:
  93. .word __datarel_start
  94. .globl _datarelrolocal_start
  95. _datarelrolocal_start:
  96. .word __datarelrolocal_start
  97. .globl _datarellocal_start
  98. _datarellocal_start:
  99. .word __datarellocal_start
  100. .globl _datarelro_start
  101. _datarelro_start:
  102. .word __datarelro_start
  103. .globl _got_start
  104. _got_start:
  105. .word __got_start
  106. .globl _got_end
  107. _got_end:
  108. .word __got_end
  109. /*
  110. * the actual reset code
  111. */
  112. reset:
  113. /*
  114. * set the cpu to SVC32 mode
  115. */
  116. mrs r0,cpsr
  117. bic r0,r0,#0x1f
  118. orr r0,r0,#0xd3
  119. msr cpsr,r0
  120. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  121. #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
  122. #define pCLKSET 0x80000420 /* clock divisor register */
  123. /* disable watchdog, set watchdog control register to
  124. * all zeros (default reset)
  125. */
  126. ldr r0, =pWDTCTL
  127. mov r1, #0x0
  128. str r1, [r0]
  129. /*
  130. * mask all IRQs by setting all bits in the INTENC register (default)
  131. */
  132. mov r1, #0xffffffff
  133. ldr r0, =pINTENC
  134. str r1, [r0]
  135. /* FCLK:HCLK:PCLK = 1:2:2 */
  136. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  137. ldr r0, =pCLKSET
  138. ldr r1, =0x0004ee39
  139. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  140. str r1, [r0]
  141. /*
  142. * we do sys-critical inits only at reboot,
  143. * not when booting from ram!
  144. */
  145. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  146. bl cpu_init_crit
  147. #endif
  148. /* Set stackpointer in internal RAM to call board_init_f */
  149. call_board_init_f:
  150. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  151. ldr r0,=0x00000000
  152. bl board_init_f
  153. /*------------------------------------------------------------------------------*/
  154. /*
  155. * void relocate_code (addr_sp, gd, addr_moni)
  156. *
  157. * This "function" does not return, instead it continues in RAM
  158. * after relocating the monitor code.
  159. *
  160. */
  161. .globl relocate_code
  162. relocate_code:
  163. mov r4, r0 /* save addr_sp */
  164. mov r5, r1 /* save addr of gd */
  165. mov r6, r2 /* save addr of destination */
  166. mov r7, r2 /* save addr of destination */
  167. /* Set up the stack */
  168. stack_setup:
  169. mov sp, r4
  170. adr r0, _start
  171. ldr r2, _TEXT_BASE
  172. ldr r3, _bss_start
  173. sub r2, r3, r2 /* r2 <- size of armboot */
  174. add r2, r0, r2 /* r2 <- source end address */
  175. cmp r0, r6
  176. beq clear_bss
  177. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  178. copy_loop:
  179. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  180. stmia r6!, {r9-r10} /* copy to target address [r1] */
  181. cmp r0, r2 /* until source end address [r2] */
  182. blo copy_loop
  183. #ifndef CONFIG_PRELOADER
  184. /* fix got entries */
  185. ldr r1, _TEXT_BASE /* Text base */
  186. mov r0, r7 /* reloc addr */
  187. ldr r2, _got_start /* addr in Flash */
  188. ldr r3, _got_end /* addr in Flash */
  189. sub r3, r3, r1
  190. add r3, r3, r0
  191. sub r2, r2, r1
  192. add r2, r2, r0
  193. fixloop:
  194. ldr r4, [r2]
  195. sub r4, r4, r1
  196. add r4, r4, r0
  197. str r4, [r2]
  198. add r2, r2, #4
  199. cmp r2, r3
  200. blo fixloop
  201. #endif
  202. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  203. clear_bss:
  204. #ifndef CONFIG_PRELOADER
  205. ldr r0, _bss_start
  206. ldr r1, _bss_end
  207. ldr r3, _TEXT_BASE /* Text base */
  208. mov r4, r7 /* reloc addr */
  209. sub r0, r0, r3
  210. add r0, r0, r4
  211. sub r1, r1, r3
  212. add r1, r1, r4
  213. mov r2, #0x00000000 /* clear */
  214. clbss_l:str r2, [r0] /* clear loop... */
  215. add r0, r0, #4
  216. cmp r0, r1
  217. bne clbss_l
  218. #endif
  219. /*
  220. * We are done. Do not return, instead branch to second part of board
  221. * initialization, now running from RAM.
  222. */
  223. ldr r0, _TEXT_BASE
  224. ldr r2, _board_init_r
  225. sub r2, r2, r0
  226. add r2, r2, r7 /* position from board_init_r in RAM */
  227. /* setup parameters for board_init_r */
  228. mov r0, r5 /* gd_t */
  229. mov r1, r7 /* dest_addr */
  230. /* jump to it ... */
  231. mov lr, r2
  232. mov pc, lr
  233. _board_init_r: .word board_init_r
  234. /*
  235. *************************************************************************
  236. *
  237. * CPU_init_critical registers
  238. *
  239. * setup important registers
  240. * setup memory timing
  241. *
  242. *************************************************************************
  243. */
  244. cpu_init_crit:
  245. /*
  246. * flush v4 I/D caches
  247. */
  248. mov r0, #0
  249. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  250. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  251. /*
  252. * disable MMU stuff and caches
  253. */
  254. mrc p15, 0, r0, c1, c0, 0
  255. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  256. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  257. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  258. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  259. orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
  260. mcr p15, 0, r0, c1, c0, 0
  261. /*
  262. * before relocating, we have to setup RAM timing
  263. * because memory timing is board-dependend, you will
  264. * find a lowlevel_init.S in your board directory.
  265. */
  266. mov ip, lr
  267. bl lowlevel_init
  268. mov lr, ip
  269. mov pc, lr
  270. /*
  271. *************************************************************************
  272. *
  273. * Interrupt handling
  274. *
  275. *************************************************************************
  276. */
  277. @
  278. @ IRQ stack frame.
  279. @
  280. #define S_FRAME_SIZE 72
  281. #define S_OLD_R0 68
  282. #define S_PSR 64
  283. #define S_PC 60
  284. #define S_LR 56
  285. #define S_SP 52
  286. #define S_IP 48
  287. #define S_FP 44
  288. #define S_R10 40
  289. #define S_R9 36
  290. #define S_R8 32
  291. #define S_R7 28
  292. #define S_R6 24
  293. #define S_R5 20
  294. #define S_R4 16
  295. #define S_R3 12
  296. #define S_R2 8
  297. #define S_R1 4
  298. #define S_R0 0
  299. #define MODE_SVC 0x13
  300. #define I_BIT 0x80
  301. /*
  302. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  303. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  304. */
  305. .macro bad_save_user_regs
  306. sub sp, sp, #S_FRAME_SIZE
  307. stmia sp, {r0 - r12} @ Calling r0-r12
  308. ldr r2, IRQ_STACK_START_IN
  309. ldmia r2, {r2 - r3} @ get pc, cpsr
  310. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  311. add r5, sp, #S_SP
  312. mov r1, lr
  313. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  314. mov r0, sp
  315. .endm
  316. .macro irq_save_user_regs
  317. sub sp, sp, #S_FRAME_SIZE
  318. stmia sp, {r0 - r12} @ Calling r0-r12
  319. add r8, sp, #S_PC
  320. stmdb r8, {sp, lr}^ @ Calling SP, LR
  321. str lr, [r8, #0] @ Save calling PC
  322. mrs r6, spsr
  323. str r6, [r8, #4] @ Save CPSR
  324. str r0, [r8, #8] @ Save OLD_R0
  325. mov r0, sp
  326. .endm
  327. .macro irq_restore_user_regs
  328. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  329. mov r0, r0
  330. ldr lr, [sp, #S_PC] @ Get PC
  331. add sp, sp, #S_FRAME_SIZE
  332. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  333. .endm
  334. .macro get_bad_stack
  335. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  336. str lr, [r13] @ save caller lr / spsr
  337. mrs lr, spsr
  338. str lr, [r13, #4]
  339. mov r13, #MODE_SVC @ prepare SVC-Mode
  340. @ msr spsr_c, r13
  341. msr spsr, r13
  342. mov lr, pc
  343. movs pc, lr
  344. .endm
  345. .macro get_irq_stack @ setup IRQ stack
  346. ldr sp, IRQ_STACK_START
  347. .endm
  348. .macro get_fiq_stack @ setup FIQ stack
  349. ldr sp, FIQ_STACK_START
  350. .endm
  351. /*
  352. * exception handlers
  353. */
  354. .align 5
  355. undefined_instruction:
  356. get_bad_stack
  357. bad_save_user_regs
  358. bl do_undefined_instruction
  359. .align 5
  360. software_interrupt:
  361. get_bad_stack
  362. bad_save_user_regs
  363. bl do_software_interrupt
  364. .align 5
  365. prefetch_abort:
  366. get_bad_stack
  367. bad_save_user_regs
  368. bl do_prefetch_abort
  369. .align 5
  370. data_abort:
  371. get_bad_stack
  372. bad_save_user_regs
  373. bl do_data_abort
  374. .align 5
  375. not_used:
  376. get_bad_stack
  377. bad_save_user_regs
  378. bl do_not_used
  379. #ifdef CONFIG_USE_IRQ
  380. .align 5
  381. irq:
  382. get_irq_stack
  383. irq_save_user_regs
  384. bl do_irq
  385. irq_restore_user_regs
  386. .align 5
  387. fiq:
  388. get_fiq_stack
  389. /* someone ought to write a more effiction fiq_save_user_regs */
  390. irq_save_user_regs
  391. bl do_fiq
  392. irq_restore_user_regs
  393. #else
  394. .align 5
  395. irq:
  396. get_bad_stack
  397. bad_save_user_regs
  398. bl do_irq
  399. .align 5
  400. fiq:
  401. get_bad_stack
  402. bad_save_user_regs
  403. bl do_fiq
  404. #endif
  405. .align 5
  406. .globl reset_cpu
  407. reset_cpu:
  408. bl disable_interrupts
  409. /* Disable watchdog */
  410. ldr r1, =pWDTCTL
  411. mov r3, #0
  412. str r3, [r1]
  413. /* reset counter */
  414. ldr r3, =0x00001984
  415. str r3, [r1, #4]
  416. /* Enable the watchdog */
  417. mov r3, #1
  418. str r3, [r1]
  419. _loop_forever:
  420. b _loop_forever