start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. _pad: .word 0x12345678 /* now 16*4=64 */
  51. .global _end_vect
  52. _end_vect:
  53. .balignl 16,0xdeadbeef
  54. /*************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * setup Memory and board specific bits prior to relocation.
  60. * relocate armboot to ram
  61. * setup stack
  62. *
  63. *************************************************************************/
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. /*
  68. * These are defined in the board-specific linker script.
  69. */
  70. .globl _bss_start_ofs
  71. _bss_start_ofs:
  72. .word __bss_start - _start
  73. .globl _bss_end_ofs
  74. _bss_end_ofs:
  75. .word _end - _start
  76. #ifdef CONFIG_USE_IRQ
  77. /* IRQ stack memory (calculated at run-time) */
  78. .globl IRQ_STACK_START
  79. IRQ_STACK_START:
  80. .word 0x0badc0de
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl FIQ_STACK_START
  83. FIQ_STACK_START:
  84. .word 0x0badc0de
  85. #endif
  86. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  87. .globl IRQ_STACK_START_IN
  88. IRQ_STACK_START_IN:
  89. .word 0x0badc0de
  90. .globl _datarel_start_ofs
  91. _datarel_start_ofs:
  92. .word __datarel_start - _start
  93. .globl _datarelrolocal_start_ofs
  94. _datarelrolocal_start_ofs:
  95. .word __datarelrolocal_start - _start
  96. .globl _datarellocal_start_ofs
  97. _datarellocal_start_ofs:
  98. .word __datarellocal_start - _start
  99. .globl _datarelro_start_ofs
  100. _datarelro_start_ofs:
  101. .word __datarelro_start - _start
  102. .globl _got_start_ofs
  103. _got_start_ofs:
  104. .word __got_start - _start
  105. .globl _got_end_Ofs
  106. _got_end_ofs:
  107. .word __got_end - _start
  108. /*
  109. * the actual reset code
  110. */
  111. reset:
  112. /*
  113. * set the cpu to SVC32 mode
  114. */
  115. mrs r0, cpsr
  116. bic r0, r0, #0x1f
  117. orr r0, r0, #0xd3
  118. msr cpsr,r0
  119. #if (CONFIG_OMAP34XX)
  120. /* Copy vectors to mask ROM indirect addr */
  121. adr r0, _start @ r0 <- current position of code
  122. add r0, r0, #4 @ skip reset vector
  123. mov r2, #64 @ r2 <- size to copy
  124. add r2, r0, r2 @ r2 <- source end address
  125. mov r1, #SRAM_OFFSET0 @ build vect addr
  126. mov r3, #SRAM_OFFSET1
  127. add r1, r1, r3
  128. mov r3, #SRAM_OFFSET2
  129. add r1, r1, r3
  130. next:
  131. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  132. stmia r1!, {r3 - r10} @ copy to target address [r1]
  133. cmp r0, r2 @ until source end address [r2]
  134. bne next @ loop until equal */
  135. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  136. /* No need to copy/exec the clock code - DPLL adjust already done
  137. * in NAND/oneNAND Boot.
  138. */
  139. bl cpy_clk_code @ put dpll adjust code behind vectors
  140. #endif /* NAND Boot */
  141. #endif
  142. /* the mask ROM code should have PLL and others stable */
  143. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  144. bl cpu_init_crit
  145. #endif
  146. /* Set stackpointer in internal RAM to call board_init_f */
  147. call_board_init_f:
  148. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  149. ldr r0,=0x00000000
  150. bl board_init_f
  151. /*------------------------------------------------------------------------------*/
  152. /*
  153. * void relocate_code (addr_sp, gd, addr_moni)
  154. *
  155. * This "function" does not return, instead it continues in RAM
  156. * after relocating the monitor code.
  157. *
  158. */
  159. .globl relocate_code
  160. relocate_code:
  161. mov r4, r0 /* save addr_sp */
  162. mov r5, r1 /* save addr of gd */
  163. mov r6, r2 /* save addr of destination */
  164. mov r7, r2 /* save addr of destination */
  165. /* Set up the stack */
  166. stack_setup:
  167. mov sp, r4
  168. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  169. adr r0, _start
  170. ldr r2, _TEXT_BASE
  171. ldr r3, _bss_start_ofs
  172. add r2, r0, r3 /* r2 <- source end address */
  173. cmp r0, r6
  174. #ifndef CONFIG_PRELOADER
  175. beq jump_2_ram
  176. #endif
  177. copy_loop:
  178. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  179. stmia r6!, {r9-r10} /* copy to target address [r1] */
  180. cmp r0, r2 /* until source end address [r2] */
  181. blo copy_loop
  182. #ifndef CONFIG_PRELOADER
  183. /*
  184. * fix .rel.dyn relocations
  185. */
  186. ldr r0, _TEXT_BASE /* r0 <- Text base */
  187. sub r9, r7, r0 /* r9 <- relocation offset */
  188. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  189. add r10, r10, r0 /* r10 <- sym table in FLASH */
  190. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  191. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  192. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  193. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  194. fixloop:
  195. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  196. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  197. ldr r1, [r2, #4]
  198. and r8, r1, #0xff
  199. cmp r8, #23 /* relative fixup? */
  200. beq fixrel
  201. cmp r8, #2 /* absolute fixup? */
  202. beq fixabs
  203. /* ignore unknown type of fixup */
  204. b fixnext
  205. fixabs:
  206. /* absolute fix: set location to (offset) symbol value */
  207. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  208. add r1, r10, r1 /* r1 <- address of symbol in table */
  209. ldr r1, [r1, #4] /* r1 <- symbol value */
  210. add r1, r9 /* r1 <- relocated sym addr */
  211. b fixnext
  212. fixrel:
  213. /* relative fix: increase location by offset */
  214. ldr r1, [r0]
  215. add r1, r1, r9
  216. fixnext:
  217. str r1, [r0]
  218. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  219. cmp r2, r3
  220. blo fixloop
  221. clear_bss:
  222. ldr r0, _bss_start_ofs
  223. ldr r1, _bss_end_ofs
  224. ldr r3, _TEXT_BASE /* Text base */
  225. mov r4, r7 /* reloc addr */
  226. add r0, r0, r4
  227. add r1, r1, r4
  228. mov r2, #0x00000000 /* clear */
  229. clbss_l:str r2, [r0] /* clear loop... */
  230. add r0, r0, #4
  231. cmp r0, r1
  232. bne clbss_l
  233. #endif /* #ifndef CONFIG_PRELOADER */
  234. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  235. /*
  236. * We are done. Do not return, instead branch to second part of board
  237. * initialization, now running from RAM.
  238. */
  239. jump_2_ram:
  240. ldr r0, _board_init_r_ofs
  241. adr r1, _start
  242. add lr, r0, r1
  243. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  244. add lr, lr, r9
  245. #endif
  246. /* setup parameters for board_init_r */
  247. mov r0, r5 /* gd_t */
  248. mov r1, r7 /* dest_addr */
  249. /* jump to it ... */
  250. mov pc, lr
  251. _board_init_r_ofs:
  252. .word board_init_r - _start
  253. _rel_dyn_start_ofs:
  254. .word __rel_dyn_start - _start
  255. _rel_dyn_end_ofs:
  256. .word __rel_dyn_end - _start
  257. _dynsym_start_ofs:
  258. .word __dynsym_start - _start
  259. /*************************************************************************
  260. *
  261. * CPU_init_critical registers
  262. *
  263. * setup important registers
  264. * setup memory timing
  265. *
  266. *************************************************************************/
  267. cpu_init_crit:
  268. /*
  269. * Invalidate L1 I/D
  270. */
  271. mov r0, #0 @ set up for MCR
  272. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  273. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  274. /*
  275. * disable MMU stuff and caches
  276. */
  277. mrc p15, 0, r0, c1, c0, 0
  278. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  279. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  280. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  281. orr r0, r0, #0x00000800 @ set bit 12 (Z---) BTB
  282. mcr p15, 0, r0, c1, c0, 0
  283. /*
  284. * Jump to board specific initialization...
  285. * The Mask ROM will have already initialized
  286. * basic memory. Go here to bump up clock rate and handle
  287. * wake up conditions.
  288. */
  289. mov ip, lr @ persevere link reg across call
  290. bl lowlevel_init @ go setup pll,mux,memory
  291. mov lr, ip @ restore link
  292. mov pc, lr @ back to my caller
  293. /*
  294. *************************************************************************
  295. *
  296. * Interrupt handling
  297. *
  298. *************************************************************************
  299. */
  300. @
  301. @ IRQ stack frame.
  302. @
  303. #define S_FRAME_SIZE 72
  304. #define S_OLD_R0 68
  305. #define S_PSR 64
  306. #define S_PC 60
  307. #define S_LR 56
  308. #define S_SP 52
  309. #define S_IP 48
  310. #define S_FP 44
  311. #define S_R10 40
  312. #define S_R9 36
  313. #define S_R8 32
  314. #define S_R7 28
  315. #define S_R6 24
  316. #define S_R5 20
  317. #define S_R4 16
  318. #define S_R3 12
  319. #define S_R2 8
  320. #define S_R1 4
  321. #define S_R0 0
  322. #define MODE_SVC 0x13
  323. #define I_BIT 0x80
  324. /*
  325. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  326. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  327. */
  328. .macro bad_save_user_regs
  329. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  330. @ user stack
  331. stmia sp, {r0 - r12} @ Save user registers (now in
  332. @ svc mode) r0-r12
  333. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  334. @ stack
  335. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  336. @ and cpsr (into parm regs)
  337. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  338. add r5, sp, #S_SP
  339. mov r1, lr
  340. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  341. mov r0, sp @ save current stack into r0
  342. @ (param register)
  343. .endm
  344. .macro irq_save_user_regs
  345. sub sp, sp, #S_FRAME_SIZE
  346. stmia sp, {r0 - r12} @ Calling r0-r12
  347. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  348. @ a reserved stack spot would
  349. @ be good.
  350. stmdb r8, {sp, lr}^ @ Calling SP, LR
  351. str lr, [r8, #0] @ Save calling PC
  352. mrs r6, spsr
  353. str r6, [r8, #4] @ Save CPSR
  354. str r0, [r8, #8] @ Save OLD_R0
  355. mov r0, sp
  356. .endm
  357. .macro irq_restore_user_regs
  358. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  359. mov r0, r0
  360. ldr lr, [sp, #S_PC] @ Get PC
  361. add sp, sp, #S_FRAME_SIZE
  362. subs pc, lr, #4 @ return & move spsr_svc into
  363. @ cpsr
  364. .endm
  365. .macro get_bad_stack
  366. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  367. @ in banked mode)
  368. str lr, [r13] @ save caller lr in position 0
  369. @ of saved stack
  370. mrs lr, spsr @ get the spsr
  371. str lr, [r13, #4] @ save spsr in position 1 of
  372. @ saved stack
  373. mov r13, #MODE_SVC @ prepare SVC-Mode
  374. @ msr spsr_c, r13
  375. msr spsr, r13 @ switch modes, make sure
  376. @ moves will execute
  377. mov lr, pc @ capture return pc
  378. movs pc, lr @ jump to next instruction &
  379. @ switch modes.
  380. .endm
  381. .macro get_bad_stack_swi
  382. sub r13, r13, #4 @ space on current stack for
  383. @ scratch reg.
  384. str r0, [r13] @ save R0's value.
  385. ldr r0, IRQ_STACK_START_IN @ get data regions start
  386. @ spots for abort stack
  387. str lr, [r0] @ save caller lr in position 0
  388. @ of saved stack
  389. mrs r0, spsr @ get the spsr
  390. str lr, [r0, #4] @ save spsr in position 1 of
  391. @ saved stack
  392. ldr r0, [r13] @ restore r0
  393. add r13, r13, #4 @ pop stack entry
  394. .endm
  395. .macro get_irq_stack @ setup IRQ stack
  396. ldr sp, IRQ_STACK_START
  397. .endm
  398. .macro get_fiq_stack @ setup FIQ stack
  399. ldr sp, FIQ_STACK_START
  400. .endm
  401. /*
  402. * exception handlers
  403. */
  404. .align 5
  405. undefined_instruction:
  406. get_bad_stack
  407. bad_save_user_regs
  408. bl do_undefined_instruction
  409. .align 5
  410. software_interrupt:
  411. get_bad_stack_swi
  412. bad_save_user_regs
  413. bl do_software_interrupt
  414. .align 5
  415. prefetch_abort:
  416. get_bad_stack
  417. bad_save_user_regs
  418. bl do_prefetch_abort
  419. .align 5
  420. data_abort:
  421. get_bad_stack
  422. bad_save_user_regs
  423. bl do_data_abort
  424. .align 5
  425. not_used:
  426. get_bad_stack
  427. bad_save_user_regs
  428. bl do_not_used
  429. #ifdef CONFIG_USE_IRQ
  430. .align 5
  431. irq:
  432. get_irq_stack
  433. irq_save_user_regs
  434. bl do_irq
  435. irq_restore_user_regs
  436. .align 5
  437. fiq:
  438. get_fiq_stack
  439. /* someone ought to write a more effective fiq_save_user_regs */
  440. irq_save_user_regs
  441. bl do_fiq
  442. irq_restore_user_regs
  443. #else
  444. .align 5
  445. irq:
  446. get_bad_stack
  447. bad_save_user_regs
  448. bl do_irq
  449. .align 5
  450. fiq:
  451. get_bad_stack
  452. bad_save_user_regs
  453. bl do_fiq
  454. #endif